OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_2/] [bench/] - Rev 157

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
157 change data output. simont 7690d 00h /8051/tags/rel_2/bench/
156 add FREQ paremeter. simont 7690d 00h /8051/tags/rel_2/bench/
155 add aditional tests. simont 7690d 00h /8051/tags/rel_2/bench/
130 prepared programs for new timing. simont 7730d 18h /8051/tags/rel_2/bench/
129 updated... simont 7730d 18h /8051/tags/rel_2/bench/
125 update, add prescaler, rclk, tclk. simont 7740d 01h /8051/tags/rel_2/bench/
124 add support for external rom from xilinx ramb4 simont 7740d 01h /8051/tags/rel_2/bench/
120 defines for pherypherals added simont 7745d 22h /8051/tags/rel_2/bench/
111 Remove instruction cache and wb_interface simont 7752d 16h /8051/tags/rel_2/bench/
103 rename signals simont 7753d 20h /8051/tags/rel_2/bench/
97 initial inport simont 7753d 23h /8051/tags/rel_2/bench/
96 initial import simont 7754d 00h /8051/tags/rel_2/bench/
84 remove wb_bus_mon simont 7832d 21h /8051/tags/rel_2/bench/
74 add module oc8051_wb_iinterface simont 7909d 18h /8051/tags/rel_2/bench/
68 add instruction cache and DELAY parameters for external ram, rom simont 7913d 22h /8051/tags/rel_2/bench/
59 add external rom simont 7920d 16h /8051/tags/rel_2/bench/
46 prepared header simont 7937d 18h /8051/tags/rel_2/bench/
37 added signals ack, stb and cyc simont 7964d 20h /8051/tags/rel_2/bench/
4 Code repaired to satisfy the linter; testbech fails markom 7985d 00h /8051/tags/rel_2/bench/
2 Initial CVS import simont 8000d 22h /8051/tags/rel_2/bench/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.