OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_2/] [bench/] [verilog/] - Rev 186

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 root 5563d 05h /8051/tags/rel_2/bench/verilog/
185 root 5619d 07h /8051/tags/rel_2/bench/verilog/
180 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7698d 00h /8051/tags/rel_2/bench/verilog/
167 add readmem for ea. simont 7723d 10h /8051/tags/rel_2/bench/verilog/
166 Change test monitor from ports to external data memory. simont 7724d 03h /8051/tags/rel_2/bench/verilog/
165 remove dumpvars. simont 7724d 08h /8051/tags/rel_2/bench/verilog/
157 change data output. simont 7724d 09h /8051/tags/rel_2/bench/verilog/
156 add FREQ paremeter. simont 7724d 09h /8051/tags/rel_2/bench/verilog/
125 update, add prescaler, rclk, tclk. simont 7774d 11h /8051/tags/rel_2/bench/verilog/
124 add support for external rom from xilinx ramb4 simont 7774d 11h /8051/tags/rel_2/bench/verilog/
120 defines for pherypherals added simont 7780d 08h /8051/tags/rel_2/bench/verilog/
111 Remove instruction cache and wb_interface simont 7787d 01h /8051/tags/rel_2/bench/verilog/
103 rename signals simont 7788d 06h /8051/tags/rel_2/bench/verilog/
97 initial inport simont 7788d 09h /8051/tags/rel_2/bench/verilog/
84 remove wb_bus_mon simont 7867d 06h /8051/tags/rel_2/bench/verilog/
74 add module oc8051_wb_iinterface simont 7944d 04h /8051/tags/rel_2/bench/verilog/
68 add instruction cache and DELAY parameters for external ram, rom simont 7948d 07h /8051/tags/rel_2/bench/verilog/
59 add external rom simont 7955d 02h /8051/tags/rel_2/bench/verilog/
46 prepared header simont 7972d 03h /8051/tags/rel_2/bench/verilog/
37 added signals ack, stb and cyc simont 7999d 06h /8051/tags/rel_2/bench/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.