OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] - Rev 144

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
144 chsnge comp.des to des1 simont 7723d 14h /8051/trunk/
143 add wire sub_result, conect it to des_acc and des1. simont 7723d 14h /8051/trunk/
142 optimize state machine. simont 7724d 16h /8051/trunk/
141 remove define OC8051_AS2_PCL, chane signal src_sel2 to 2 bit wide. simont 7724d 17h /8051/trunk/
140 cahnge assigment to pc_wait (remove istb_o) simont 7724d 17h /8051/trunk/
139 add aditional alu destination to solve critical path. simont 7725d 11h /8051/trunk/
138 Change buffering to save one clock per instruction. simont 7725d 11h /8051/trunk/
137 change to fit xrom. simont 7725d 16h /8051/trunk/
136 registering outputs. simont 7725d 16h /8051/trunk/
135 prepared start of receiving if ren is not active. simont 7731d 15h /8051/trunk/
134 fix bug in case execution of two data dependent instructions. simont 7731d 15h /8051/trunk/
133 fix bug in substraction. simont 7731d 18h /8051/trunk/
132 change branch instruction execution (reduse needed clock periods). simont 7735d 10h /8051/trunk/
131 prepare programs for new timing. simont 7735d 10h /8051/trunk/
130 prepared programs for new timing. simont 7735d 10h /8051/trunk/
129 updated... simont 7735d 10h /8051/trunk/
128 chance idat_ir to 24 bit wide simont 7744d 17h /8051/trunk/
127 fix bug (cyc_o and stb_o) simont 7744d 17h /8051/trunk/
126 define OC8051_XILINX_RAMB added simont 7744d 17h /8051/trunk/
125 update, add prescaler, rclk, tclk. simont 7744d 17h /8051/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.