OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] - Rev 185

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
185 root 5573d 21h /8051/trunk/rtl/
181 Simulation reports added. simont 7652d 13h /8051/trunk/rtl/
179 add /* synopsys xx_case */ to case statments. simont 7652d 15h /8051/trunk/rtl/
178 x replaced with 0. simont 7652d 16h /8051/trunk/rtl/
177 Fix bug in case of writing and reading from same address. simont 7663d 20h /8051/trunk/rtl/
175 initial inport. simont 7663d 22h /8051/trunk/rtl/
174 ram modules added. simont 7663d 22h /8051/trunk/rtl/
173 simualtion `ifdef added simont 7663d 22h /8051/trunk/rtl/
172 BIST signals added. simont 7666d 21h /8051/trunk/rtl/
171 fix bug in DA operation. simont 7674d 18h /8051/trunk/rtl/
158 fix bug. simont 7679d 00h /8051/trunk/rtl/
153 `ifdef added. simont 7680d 18h /8051/trunk/rtl/
152 sub_result output added. simont 7680d 18h /8051/trunk/rtl/
151 remove pc_r register. simont 7680d 18h /8051/trunk/rtl/
150 fix some bugs. simont 7680d 18h /8051/trunk/rtl/
149 pipelined acces to axternal instruction interface added. simont 7680d 18h /8051/trunk/rtl/
148 include "8051_defines" added. simont 7680d 18h /8051/trunk/rtl/
146 fix bug in movc intruction. simont 7702d 19h /8051/trunk/rtl/
145 fix bug in case of sequence of inc dptr instrucitons. simont 7707d 23h /8051/trunk/rtl/
144 chsnge comp.des to des1 simont 7707d 23h /8051/trunk/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.