OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] - Rev 62

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
62 fix bugs in instruction interface simont 7916d 18h /8051/trunk/rtl/
54 cahnge interface to instruction rom simont 7922d 16h /8051/trunk/rtl/
47 remove unused files simont 7939d 17h /8051/trunk/rtl/
46 prepared header simont 7939d 17h /8051/trunk/rtl/
45 prepared header simont 7939d 18h /8051/trunk/rtl/
44 prepared header simont 7939d 18h /8051/trunk/rtl/
41 remove unused files simont 7939d 20h /8051/trunk/rtl/
40 added sigals for interacting with external ram simont 7959d 21h /8051/trunk/rtl/
38 fix some bugs simont 7966d 20h /8051/trunk/rtl/
37 added signals ack, stb and cyc simont 7966d 20h /8051/trunk/rtl/
36 fix bugs in mode 0 simont 7966d 20h /8051/trunk/rtl/
32 overflow repaired simont 7968d 00h /8051/trunk/rtl/
31 fix some bugs simont 7974d 17h /8051/trunk/rtl/
30 mode 1 and 3 divide clooak with 31 or 16, mode 2 with 64 or 32 simont 7977d 23h /8051/trunk/rtl/
29 fix some bugs simont 7978d 00h /8051/trunk/rtl/
28 remove syn signal simont 7978d 00h /8051/trunk/rtl/
27 fix some bugs simont 7978d 00h /8051/trunk/rtl/
26 main divider logic was optimized not optimized by compiler, so I did it by hand markom 7978d 02h /8051/trunk/rtl/
25 divider and multiplier pass test markom 7978d 20h /8051/trunk/rtl/
23 mul & div use 4 clocks simont 7979d 16h /8051/trunk/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.