OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] [aemb/] [tags/] [AEMB_7_05/] - Rev 200

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
191 New directory structure. root 5579d 00h /aemb/tags/AEMB_7_05/
37 This commit was manufactured by cvs2svn to create tag 'AEMB_7_05'. 6241d 10h /tags/AEMB_7_05/
36 Removed asynchronous reset signal. sybreon 6241d 10h /trunk/
35 Added async BRA/DLY signals for future clock, reset, and interrupt features. sybreon 6242d 06h /trunk/
34 Corrected speed issues after rev 1.9 update. sybreon 6242d 20h /trunk/
33 Fixed minor data hazard bug spotted by Matt Ettus. sybreon 6258d 03h /trunk/
32 Modified compilation sequence. sybreon 6258d 03h /trunk/
31 Removed byte acrobatics. sybreon 6258d 03h /trunk/
30 Minor updates as sw/c/aeMB_testbench.c got updated. sybreon 6261d 04h /trunk/
29 Added code documentation.
Added new tests that test floating point, modulo arithmetic and multiplication/division.
sybreon 6261d 04h /trunk/
28 Fixed simulation bug. sybreon 6261d 04h /trunk/
27 Removed some unnecessary bubble control. sybreon 6261d 15h /trunk/
26 Fixed minor synthesis bug. sybreon 6261d 15h /trunk/
25 Added code documentation.
Improved size & speed of rtl/verilog/aeMB_aslu.v
sybreon 6261d 19h /trunk/
24 Made minor performance optimisations. sybreon 6262d 04h /trunk/
23 Fixed minor simulation bug. sybreon 6262d 20h /trunk/
22 Added support for 8-bit and 16-bit data types. sybreon 6262d 21h /trunk/
21 Added hierarchy block diagram. sybreon 6273d 02h /trunk/
20 Added basic documentation doc/aeMB_datasheet.pdf sybreon 6273d 16h /trunk/
19 Added initial unified memory core. sybreon 6275d 06h /trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.