OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] [aemb/] [trunk/] [rtl/] [verilog/] - Rev 86

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
86 Some optimisations. sybreon 6116d 07h /aemb/trunk/rtl/verilog/
85 Replaced OF/ID blocks with combined block. sybreon 6116d 07h /aemb/trunk/rtl/verilog/
84 Added interrupt support. sybreon 6116d 07h /aemb/trunk/rtl/verilog/
83 Combined ID/OF blocks. sybreon 6116d 07h /aemb/trunk/rtl/verilog/
82 Further optimisations (speed + size). sybreon 6118d 13h /aemb/trunk/rtl/verilog/
81 Code cleanup + minor speed regression. sybreon 6118d 15h /aemb/trunk/rtl/verilog/
80 Minor optimisations (~10% faster) sybreon 6119d 15h /aemb/trunk/rtl/verilog/
78 initial import sybreon 6121d 10h /aemb/trunk/rtl/verilog/
76 initial sybreon 6124d 16h /aemb/trunk/rtl/verilog/
73 Moved simulation kernel into code. sybreon 6131d 18h /aemb/trunk/rtl/verilog/
72 Minor code cleanup. sybreon 6131d 18h /aemb/trunk/rtl/verilog/
71 Old version deprecated. sybreon 6138d 21h /aemb/trunk/rtl/verilog/
70 Change interrupt to positive level triggered interrupts. sybreon 6139d 20h /aemb/trunk/rtl/verilog/
66 Added fsl_tag_o to FSL bus (tag either address or data). sybreon 6145d 13h /aemb/trunk/rtl/verilog/
65 Fixed minor typo causing synthesis failure. sybreon 6147d 01h /aemb/trunk/rtl/verilog/
63 Fixed interrupt signal synchronisation. sybreon 6147d 11h /aemb/trunk/rtl/verilog/
62 Fixed minor typo. sybreon 6147d 11h /aemb/trunk/rtl/verilog/
61 Changed interrupt handling system (reported by M. Ettus). sybreon 6147d 13h /aemb/trunk/rtl/verilog/
56 Parameterised optional components into aeMB_xecu.v sybreon 6151d 11h /aemb/trunk/rtl/verilog/
55 Upgraded license to LGPLv3.
Significant performance optimisations.
sybreon 6151d 18h /aemb/trunk/rtl/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.