OpenCores
URL https://opencores.org/ocsvn/aemb/aemb/trunk

Subversion Repositories aemb

[/] [aemb/] [trunk/] [sim/] - Rev 196

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
191 New directory structure. root 5633d 16h /aemb/trunk/sim/
164 added random seed sybreon 5916d 20h /trunk/sim/
163 updated to new iversim compatibility sybreon 5916d 20h /trunk/sim/
162 Modified script to use verilog pre-processing.
Changed /bin/bash to /bin/sh as suggested by "Wojciech A. Koszek" <wkoszek@freebsd.org> for FreeBSD compatibility.
sybreon 5919d 15h /trunk/sim/
157 Added interrupt capability. sybreon 5946d 02h /trunk/sim/
156 initial import sybreon 5946d 02h /trunk/sim/
155 Minor cosmetic changes. sybreon 5946d 02h /trunk/sim/
144 Added VCD2LXT functions. sybreon 5949d 18h /trunk/sim/
143 Fixed minor typos. sybreon 5949d 18h /trunk/sim/
138 initial import sybreon 5950d 16h /trunk/sim/
98 Minor typo sybreon 6070d 13h /trunk/sim/
95 Abstracted simulation kernel (aeMB_sim) to split simulation models from synthesis models. sybreon 6075d 14h /trunk/sim/
92 Partitioned simulation model. sybreon 6080d 15h /trunk/sim/
79 Modified for AEMB2 sybreon 6088d 10h /trunk/sim/
73 Moved simulation kernel into code. sybreon 6098d 17h /trunk/sim/
71 Old version deprecated. sybreon 6105d 20h /trunk/sim/
69 Removed unnecessary byte acrobatics with VMEM data. sybreon 6108d 16h /trunk/sim/
67 Minor simulation fixes. sybreon 6110d 15h /trunk/sim/
59 Added posedge/negedge bus interface.
Modified interrupt test system.
sybreon 6114d 12h /trunk/sim/
58 Updated simulation to also check BRI 0x00 instruction. sybreon 6115d 11h /trunk/sim/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.