OpenCores
URL https://opencores.org/ocsvn/amber/amber/trunk

Subversion Repositories amber

[/] [amber/] [trunk/] [hw/] [vlog/] [amber25/] - Rev 60

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
60 Bug fix; removed a combinational loop from the a25_decode logic. csantifort 4564d 16h /amber/trunk/hw/vlog/amber25/
58 Use TB.clk_count for the decompiler messages and removed the local counter csantifort 4634d 17h /amber/trunk/hw/vlog/amber25/
54 Bug fix for bug reported by Botao Lee. The mode bits in the decode stage did not change immediately
after a mode switch from a teqp instruction, but 1 cycle later. This meant the wrong set of registers
was selected for writing to for 1 clock cycle.
csantifort 4651d 17h /amber/trunk/hw/vlog/amber25/
53 Cleaned up Amber Verilog, removing unused signals. csantifort 4666d 15h /amber/trunk/hw/vlog/amber25/
39 Added a second level of buffering to a25_wishbone_buf to fix a lockup
bug when write acks to not return immediately, and also to improve performance slightly
csantifort 4764d 15h /amber/trunk/hw/vlog/amber25/
36 Changed boot_mem for the a25 system to be 128 bits wide to match the 128-bit wide wishbone bus csantifort 4766d 14h /amber/trunk/hw/vlog/amber25/
35 Amber25 improvements:
Use 128-bit wishbone bus, instead of 32-bit to reduce cache miss fetch times
Use a fast barrel shifter for shifts between 0 and 4 to improve timing
Use a 2 cycle full barrel shifter for complex shifts
csantifort 4767d 22h /amber/trunk/hw/vlog/amber25/
30 Bug fix - a write access was sometimes dropped when it was in a sequence of writes with variable wb_ack delays csantifort 4783d 21h /amber/trunk/hw/vlog/amber25/
20 Added feature to A25 core to directly use a read value from the write back stage
to reduce the stall to 1 cycle when there is a register conflict with the
following instruction. This increases performance by about 3%.
csantifort 4852d 21h /amber/trunk/hw/vlog/amber25/
17 amber25 core bug fix. The return address for irq interrupts was off by 4 bytes
when the interrupt occurred during a stm instruction with the following instruction
having some register conflicts. Added test irq_stm to catch the bug.
Cleaned up some header descriptions
csantifort 4856d 19h /amber/trunk/hw/vlog/amber25/
16 Deleted the old version of the 3-state amber core. Its replaced with amber23.
Added the 5-state Amber core.
csantifort 4859d 09h /amber/trunk/hw/vlog/amber25/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.