OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [highland_ver1/] - Rev 70

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
70 A pdf copy of existing doc document. simons 7604d 15h /dbg_interface/tags/highland_ver1/
69 WBCNTL added, multiple CPU support described. simons 7625d 05h /dbg_interface/tags/highland_ver1/
67 Lower two address lines must be always zero. simons 7630d 09h /dbg_interface/tags/highland_ver1/
65 WB_CNTL register added, some syncronization fixes. simons 7631d 09h /dbg_interface/tags/highland_ver1/
63 Three more chains added for cpu debug access. simons 7651d 09h /dbg_interface/tags/highland_ver1/
61 Lapsus fixed. simons 7679d 09h /dbg_interface/tags/highland_ver1/
59 Reset value for riscsel register set to 1. simons 7679d 10h /dbg_interface/tags/highland_ver1/
57 Multiple cpu support added. simons 7679d 11h /dbg_interface/tags/highland_ver1/
56 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7946d 07h /dbg_interface/tags/highland_ver1/
55 Revision 1.6. Trst changed to active high !!!. In order to be compliant with the
standard, reset needs to be negated on the upper layer.
mohor 7946d 07h /dbg_interface/tags/highland_ver1/
53 Trst active high. Inverted on higher layer. mohor 7946d 09h /dbg_interface/tags/highland_ver1/
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7946d 09h /dbg_interface/tags/highland_ver1/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7973d 21h /dbg_interface/tags/highland_ver1/
50 Revision 1.5 of the document ready. WISHBONE Scan Chain changed. mohor 7973d 21h /dbg_interface/tags/highland_ver1/
47 mon_cntl_o signals that controls monitor mux added. mohor 8129d 09h /dbg_interface/tags/highland_ver1/
46 Asynchronous reset used instead of synchronous. mohor 8137d 15h /dbg_interface/tags/highland_ver1/
45 tdo_padoen_o changed to tdo_padoe_o. Signal is active high. mohor 8144d 10h /dbg_interface/tags/highland_ver1/
44 Signal names changed to lower case. mohor 8144d 10h /dbg_interface/tags/highland_ver1/
43 Intentional error removed. mohor 8149d 10h /dbg_interface/tags/highland_ver1/
42 A block for checking possible simulation/synthesis missmatch added. mohor 8149d 12h /dbg_interface/tags/highland_ver1/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.