OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_10/] [rtl/] - Rev 21

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
21 CRC is returned when chain selection data is transmitted. mohor 8262d 13h /dbg_interface/tags/rel_10/rtl/
20 Crc generation is different for read or write commands. Small synthesys fixes. mohor 8263d 16h /dbg_interface/tags/rel_10/rtl/
19 Wishbone data latched on wb_clk_i instead of risc_clk. mohor 8275d 17h /dbg_interface/tags/rel_10/rtl/
18 Reset signals are not combined any more. mohor 8278d 02h /dbg_interface/tags/rel_10/rtl/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8301d 15h /dbg_interface/tags/rel_10/rtl/
15 bs_chain_o added. mohor 8303d 16h /dbg_interface/tags/rel_10/rtl/
13 Signal names changed to lowercase. mohor 8304d 17h /dbg_interface/tags/rel_10/rtl/
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8305d 17h /dbg_interface/tags/rel_10/rtl/
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8326d 13h /dbg_interface/tags/rel_10/rtl/
9 Working version. Few bugs fixed, comments added. mohor 8330d 17h /dbg_interface/tags/rel_10/rtl/
8 Asynchronous set/reset not used in trace any more. mohor 8331d 15h /dbg_interface/tags/rel_10/rtl/
5 Trace fixed. Some registers changed, trace simplified. mohor 8332d 13h /dbg_interface/tags/rel_10/rtl/
2 Initial official release. mohor 8337d 13h /dbg_interface/tags/rel_10/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.