OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_15/] [rtl/] - Rev 77

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
77 MBIST chain connection fixed. mohor 7628d 17h /dbg_interface/tags/rel_15/rtl/
73 CRC logic changed. mohor 7628d 19h /dbg_interface/tags/rel_15/rtl/
71 Mbist support added. simons 7631d 01h /dbg_interface/tags/rel_15/rtl/
67 Lower two address lines must be always zero. simons 7663d 21h /dbg_interface/tags/rel_15/rtl/
65 WB_CNTL register added, some syncronization fixes. simons 7664d 21h /dbg_interface/tags/rel_15/rtl/
63 Three more chains added for cpu debug access. simons 7684d 21h /dbg_interface/tags/rel_15/rtl/
61 Lapsus fixed. simons 7712d 21h /dbg_interface/tags/rel_15/rtl/
59 Reset value for riscsel register set to 1. simons 7712d 21h /dbg_interface/tags/rel_15/rtl/
57 Multiple cpu support added. simons 7712d 23h /dbg_interface/tags/rel_15/rtl/
53 Trst active high. Inverted on higher layer. mohor 7979d 21h /dbg_interface/tags/rel_15/rtl/
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7979d 21h /dbg_interface/tags/rel_15/rtl/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 8007d 08h /dbg_interface/tags/rel_15/rtl/
47 mon_cntl_o signals that controls monitor mux added. mohor 8162d 20h /dbg_interface/tags/rel_15/rtl/
46 Asynchronous reset used instead of synchronous. mohor 8171d 02h /dbg_interface/tags/rel_15/rtl/
45 tdo_padoen_o changed to tdo_padoe_o. Signal is active high. mohor 8177d 22h /dbg_interface/tags/rel_15/rtl/
44 Signal names changed to lower case. mohor 8177d 22h /dbg_interface/tags/rel_15/rtl/
43 Intentional error removed. mohor 8182d 22h /dbg_interface/tags/rel_15/rtl/
42 A block for checking possible simulation/synthesis missmatch added. mohor 8183d 00h /dbg_interface/tags/rel_15/rtl/
41 Function changed to logic because of some synthesis warnings. mohor 8190d 21h /dbg_interface/tags/rel_15/rtl/
40 Signal tdo_padoe_o changed back to tdo_padoen_o. mohor 8204d 21h /dbg_interface/tags/rel_15/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.