OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_19/] [bench/] - Rev 121

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
121 Port signals are all set to zero after reset. mohor 7456d 16h /dbg_interface/tags/rel_19/bench/
120 test stall_test added. mohor 7456d 19h /dbg_interface/tags/rel_19/bench/
117 Define name changed. mohor 7458d 16h /dbg_interface/tags/rel_19/bench/
116 Data latching changed when testing WB. mohor 7458d 16h /dbg_interface/tags/rel_19/bench/
115 More debug data added. mohor 7458d 20h /dbg_interface/tags/rel_19/bench/
114 CRC generation iand verification in bench changed. mohor 7458d 21h /dbg_interface/tags/rel_19/bench/
113 IDCODE test improved. mohor 7458d 22h /dbg_interface/tags/rel_19/bench/
112 dbg_tb_defines.v not used. mohor 7459d 17h /dbg_interface/tags/rel_19/bench/
111 Define tap_defines.v added to test bench. mohor 7459d 17h /dbg_interface/tags/rel_19/bench/
110 Waiting for "ready" improved. mohor 7459d 18h /dbg_interface/tags/rel_19/bench/
102 New version. mohor 7461d 12h /dbg_interface/tags/rel_19/bench/
101 Almost finished. mohor 7461d 13h /dbg_interface/tags/rel_19/bench/
99 cpu registers added. mohor 7462d 15h /dbg_interface/tags/rel_19/bench/
96 Working. mohor 7463d 19h /dbg_interface/tags/rel_19/bench/
95 Temp version. mohor 7464d 07h /dbg_interface/tags/rel_19/bench/
93 tmp version. mohor 7465d 19h /dbg_interface/tags/rel_19/bench/
92 temp version. mohor 7468d 22h /dbg_interface/tags/rel_19/bench/
91 tmp version. mohor 7469d 17h /dbg_interface/tags/rel_19/bench/
90 tmp version. mohor 7470d 12h /dbg_interface/tags/rel_19/bench/
89 temp4 version. mohor 7471d 18h /dbg_interface/tags/rel_19/bench/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.