OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_21/] [bench/] [verilog/] - Rev 38

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
38 Few outputs for boundary scan chain added. mohor 8192d 04h /dbg_interface/tags/rel_21/bench/verilog/
36 Structure changed. Hooks for jtag chain added. mohor 8196d 03h /dbg_interface/tags/rel_21/bench/verilog/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8336d 07h /dbg_interface/tags/rel_21/bench/verilog/
15 bs_chain_o added. mohor 8338d 08h /dbg_interface/tags/rel_21/bench/verilog/
13 Signal names changed to lowercase. mohor 8339d 08h /dbg_interface/tags/rel_21/bench/verilog/
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8340d 08h /dbg_interface/tags/rel_21/bench/verilog/
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8361d 04h /dbg_interface/tags/rel_21/bench/verilog/
9 Working version. Few bugs fixed, comments added. mohor 8365d 08h /dbg_interface/tags/rel_21/bench/verilog/
6 Minor changes for simulation. mohor 8366d 06h /dbg_interface/tags/rel_21/bench/verilog/
5 Trace fixed. Some registers changed, trace simplified. mohor 8367d 04h /dbg_interface/tags/rel_21/bench/verilog/
2 Initial official release. mohor 8372d 04h /dbg_interface/tags/rel_21/bench/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.