OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [trunk/] [bench/] - Rev 121

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
121 Port signals are all set to zero after reset. mohor 7497d 07h /dbg_interface/trunk/bench/
120 test stall_test added. mohor 7497d 10h /dbg_interface/trunk/bench/
117 Define name changed. mohor 7499d 07h /dbg_interface/trunk/bench/
116 Data latching changed when testing WB. mohor 7499d 07h /dbg_interface/trunk/bench/
115 More debug data added. mohor 7499d 11h /dbg_interface/trunk/bench/
114 CRC generation iand verification in bench changed. mohor 7499d 12h /dbg_interface/trunk/bench/
113 IDCODE test improved. mohor 7499d 13h /dbg_interface/trunk/bench/
112 dbg_tb_defines.v not used. mohor 7500d 08h /dbg_interface/trunk/bench/
111 Define tap_defines.v added to test bench. mohor 7500d 08h /dbg_interface/trunk/bench/
110 Waiting for "ready" improved. mohor 7500d 08h /dbg_interface/trunk/bench/
102 New version. mohor 7502d 03h /dbg_interface/trunk/bench/
101 Almost finished. mohor 7502d 04h /dbg_interface/trunk/bench/
99 cpu registers added. mohor 7503d 06h /dbg_interface/trunk/bench/
96 Working. mohor 7504d 10h /dbg_interface/trunk/bench/
95 Temp version. mohor 7504d 22h /dbg_interface/trunk/bench/
93 tmp version. mohor 7506d 10h /dbg_interface/trunk/bench/
92 temp version. mohor 7509d 13h /dbg_interface/trunk/bench/
91 tmp version. mohor 7510d 08h /dbg_interface/trunk/bench/
90 tmp version. mohor 7511d 03h /dbg_interface/trunk/bench/
89 temp4 version. mohor 7512d 09h /dbg_interface/trunk/bench/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.