OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [trunk/] [bench/] [verilog/] - Rev 141

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
141 data_cnt_lim length changed to reduce number of warnings. igorm 7404d 08h /dbg_interface/trunk/bench/verilog/
140 CRC checking of incoming CRC added to all tasks. igorm 7404d 23h /dbg_interface/trunk/bench/verilog/
139 New release of the debug interface (3rd. release). igorm 7407d 02h /dbg_interface/trunk/bench/verilog/
138 Temp version before changing dbg interface. igorm 7413d 06h /dbg_interface/trunk/bench/verilog/
135 'hz changed to 1'hz because Icarus complains. igorm 7420d 06h /dbg_interface/trunk/bench/verilog/
128 Defines WISHBONE_SUPPORTED and CPU_SUPPORTED added. By default both are
turned on.
mohor 7465d 12h /dbg_interface/trunk/bench/verilog/
124 Display for VATS added. mohor 7470d 08h /dbg_interface/trunk/bench/verilog/
121 Port signals are all set to zero after reset. mohor 7473d 08h /dbg_interface/trunk/bench/verilog/
120 test stall_test added. mohor 7473d 11h /dbg_interface/trunk/bench/verilog/
117 Define name changed. mohor 7475d 08h /dbg_interface/trunk/bench/verilog/
116 Data latching changed when testing WB. mohor 7475d 08h /dbg_interface/trunk/bench/verilog/
115 More debug data added. mohor 7475d 12h /dbg_interface/trunk/bench/verilog/
114 CRC generation iand verification in bench changed. mohor 7475d 13h /dbg_interface/trunk/bench/verilog/
113 IDCODE test improved. mohor 7475d 14h /dbg_interface/trunk/bench/verilog/
112 dbg_tb_defines.v not used. mohor 7476d 09h /dbg_interface/trunk/bench/verilog/
111 Define tap_defines.v added to test bench. mohor 7476d 09h /dbg_interface/trunk/bench/verilog/
110 Waiting for "ready" improved. mohor 7476d 10h /dbg_interface/trunk/bench/verilog/
102 New version. mohor 7478d 04h /dbg_interface/trunk/bench/verilog/
101 Almost finished. mohor 7478d 05h /dbg_interface/trunk/bench/verilog/
99 cpu registers added. mohor 7479d 07h /dbg_interface/trunk/bench/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.