OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [trunk/] [bench/] [verilog/] - Rev 63

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
63 Three more chains added for cpu debug access. simons 7659d 06h /dbg_interface/trunk/bench/verilog/
47 mon_cntl_o signals that controls monitor mux added. mohor 8137d 05h /dbg_interface/trunk/bench/verilog/
38 Few outputs for boundary scan chain added. mohor 8193d 06h /dbg_interface/trunk/bench/verilog/
36 Structure changed. Hooks for jtag chain added. mohor 8197d 05h /dbg_interface/trunk/bench/verilog/
17 dbg_timescale.v changed to timescale.v This is done for the simulation of
few different cores in a single project.
mohor 8337d 09h /dbg_interface/trunk/bench/verilog/
15 bs_chain_o added. mohor 8339d 10h /dbg_interface/trunk/bench/verilog/
13 Signal names changed to lowercase. mohor 8340d 10h /dbg_interface/trunk/bench/verilog/
12 Wishbone interface added, few fixes for better performance,
hooks for boundary scan testing added.
mohor 8341d 10h /dbg_interface/trunk/bench/verilog/
11 Changes connected to the OpenRISC access (SPR read, SPR write). mohor 8362d 06h /dbg_interface/trunk/bench/verilog/
9 Working version. Few bugs fixed, comments added. mohor 8366d 10h /dbg_interface/trunk/bench/verilog/
6 Minor changes for simulation. mohor 8367d 08h /dbg_interface/trunk/bench/verilog/
5 Trace fixed. Some registers changed, trace simplified. mohor 8368d 06h /dbg_interface/trunk/bench/verilog/
2 Initial official release. mohor 8373d 06h /dbg_interface/trunk/bench/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.