OpenCores
URL https://opencores.org/ocsvn/eco32/eco32/trunk

Subversion Repositories eco32

[/] [eco32/] [tags/] [eco32-0.25/] - Rev 90

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
90 EOS32 boot update hellwig 3808d 03h /eco32/tags/eco32-0.25/
89 EOS32 boot update hellwig 3808d 11h /eco32/tags/eco32-0.25/
88 monitor: do not set sp on bootstrap hellwig 3808d 12h /eco32/tags/eco32-0.25/
87 disk: master boot made compatible with monitor hellwig 3809d 07h /eco32/tags/eco32-0.25/
86 disk: master boot made compatible with monitor hellwig 3809d 22h /eco32/tags/eco32-0.25/
85 monitor: bootstrap parameters modified hellwig 3810d 06h /eco32/tags/eco32-0.25/
84 monitor: bad address register added hellwig 3810d 13h /eco32/tags/eco32-0.25/
83 simulator: individual help messages hellwig 3811d 02h /eco32/tags/eco32-0.25/
82 simulator: change command @ -> #, better help for commands hellwig 3811d 03h /eco32/tags/eco32-0.25/
81 hardware: cpu now has a bad address register hellwig 3811d 12h /eco32/tags/eco32-0.25/
80 hwtests/xcptest now tests the bad address register too hellwig 3811d 13h /eco32/tags/eco32-0.25/
79 hwtests (kbd): second timer added hellwig 3812d 04h /eco32/tags/eco32-0.25/
78 simulator: tlbBadAddr register is now called mmuBadAddr hellwig 3813d 06h /eco32/tags/eco32-0.25/
77 hardware: ucf file re-formatted hellwig 3814d 09h /eco32/tags/eco32-0.25/
76 AUTHORS update hellwig 3815d 01h /eco32/tags/eco32-0.25/
75 hardware: cpu now equal to port-15 hellwig 3815d 01h /eco32/tags/eco32-0.25/
74 when simulating the system include a console hellwig 3815d 06h /eco32/tags/eco32-0.25/
73 use xess monitor when simulating the system hellwig 3815d 07h /eco32/tags/eco32-0.25/
72 simulator: IRQ 0-3 explanation changed hellwig 3815d 09h /eco32/tags/eco32-0.25/
71 simulator: IRQ 15 explanation added hellwig 3815d 10h /eco32/tags/eco32-0.25/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.