OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_25/] [bench/] [verilog/] - Rev 342

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
338 root 5510d 08h /ethmac/tags/rel_25/bench/verilog/
335 New directory structure. root 5567d 13h /ethmac/tags/rel_25/bench/verilog/
316 This commit was manufactured by cvs2svn to create tag 'rel_25'. 7488d 11h /ethmac/tags/rel_25/bench/verilog/
315 Updated testbench. Some more testcases, some repaired. tadejm 7488d 11h /ethmac/tags/rel_25/bench/verilog/
302 mbist signals updated according to newest convention markom 7537d 16h /ethmac/tags/rel_25/bench/verilog/
299 Artisan RAMs added. mohor 7595d 11h /ethmac/tags/rel_25/bench/verilog/
286 Define file in eth_cop.v is changed to eth_defines.v. Some defines were
moved from tb_eth_defines.v to eth_defines.v.
mohor 7663d 12h /ethmac/tags/rel_25/bench/verilog/
281 Tests test_mac_full_duplex_receive 4-7 fixed to proper BD. mohor 7796d 07h /ethmac/tags/rel_25/bench/verilog/
279 Underrun test fixed. Many other tests fixed. mohor 7797d 10h /ethmac/tags/rel_25/bench/verilog/
274 Backup version. Not fully working. tadejm 7805d 04h /ethmac/tags/rel_25/bench/verilog/
267 Full duplex control frames tested. mohor 7861d 07h /ethmac/tags/rel_25/bench/verilog/
266 Flow control test almost finished. mohor 7866d 06h /ethmac/tags/rel_25/bench/verilog/
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7866d 21h /ethmac/tags/rel_25/bench/verilog/
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7867d 09h /ethmac/tags/rel_25/bench/verilog/
254 Temp version. mohor 7869d 03h /ethmac/tags/rel_25/bench/verilog/
252 Just some updates. tadejm 7869d 06h /ethmac/tags/rel_25/bench/verilog/
243 Late collision is not reported any more. tadejm 7874d 10h /ethmac/tags/rel_25/bench/verilog/
227 Changed BIST scan signals. tadejm 7901d 06h /ethmac/tags/rel_25/bench/verilog/
223 Some code changed due to bug fixes. tadejm 7901d 09h /ethmac/tags/rel_25/bench/verilog/
216 Bist signals added. mohor 7908d 10h /ethmac/tags/rel_25/bench/verilog/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.