OpenCores
URL https://opencores.org/ocsvn/ha1588/ha1588/trunk

Subversion Repositories ha1588

[/] [ha1588/] [trunk/] [sim/] [top/] - Rev 62

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
62 Removed environment variable settings in the simulation script under Windows. ash_riple 4213d 11h /ha1588/trunk/sim/top/
61 Made different scripts for top-level simulation to run under Linux. ash_riple 4213d 12h /ha1588/trunk/sim/top/
60 Made different scripts for top-level simulation to run under Linux. ash_riple 4213d 12h /ha1588/trunk/sim/top/
59 Made different scripts for top-level simulation to run under Windows. ash_riple 4213d 12h /ha1588/trunk/sim/top/
58 Added output rtc_time_one_pps for clock accuracy measurement. 1PPS output is leading edge aligned with the PTP time output on boundary of 1s. edn_walter 4486d 09h /ha1588/trunk/sim/top/
54 Added support for MII interface as well as GMII interface. Updated unit and top-level test cases. edn_walter 4487d 07h /ha1588/trunk/sim/top/
52 1. Corrected GMII BFM preamble+sfd size error: 4B 5555555d changed to 8B 5555555555555555d5.
2. Corrected packet parser 4B counter accordingly.
edn_walter 4489d 05h /ha1588/trunk/sim/top/
46 Added operation details to the memory map doc. Memory map should be interpreted with help of ptp_drv_bfm.c. edn_walter 4497d 07h /ha1588/trunk/sim/top/
44 Updated TSU testbench. edn_walter 4498d 01h /ha1588/trunk/sim/top/
43 Added software configurable PTP message id mask for TSU parser. edn_walter 4498d 23h /ha1588/trunk/sim/top/
39 1. Added memory map and feature description.
2. Separated TX RX TSU register addresses.
edn_walter 4499d 10h /ha1588/trunk/sim/top/
38 1. Redefined the memory map. See changes in reg.v and ptp_drv_bfm.c.
2. Added adj_done signal for CPU polling.
3. Making time_acc_modulo a constant = 256,000,000,000. No need to change it from software side.
edn_walter 4500d 08h /ha1588/trunk/sim/top/
37 Timestamp format in the queue = null_16bit + timeStamp1s_48bit + timeStamp1ns_32bit + msgId_4bit + ckSum_12bit + seqId_16bit edn_walter 4500d 11h /ha1588/trunk/sim/top/
34 Added LGPL file header to all copyrighted files. edn_walter 4502d 08h /ha1588/trunk/sim/top/
33 Redefined memory map. RTC and TSU now have separate address spans, can be easily divided into to independent modules. edn_walter 4502d 09h /ha1588/trunk/sim/top/
32 Added PTP standard time format output to the top module. Can be connected to external modules. edn_walter 4502d 11h /ha1588/trunk/sim/top/
31 Added hand-shaking for the TSU data reading. edn_walter 4503d 05h /ha1588/trunk/sim/top/
29 Added multicycle timing constraint to ptp_parser.v, which works at data rate of (32bit * 4 gmii_clk cycle). Fmax can exceed 250MHz. edn_walter 4503d 05h /ha1588/trunk/sim/top/
26 Updated test case. edn_walter 4505d 06h /ha1588/trunk/sim/top/
24 Added test cases for top-level testbench to cover both RTC and TSU. edn_walter 4506d 07h /ha1588/trunk/sim/top/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.