OpenCores
URL https://opencores.org/ocsvn/ha1588/ha1588/trunk

Subversion Repositories ha1588

[/] [ha1588/] [trunk/] [sim/] [top/] [nic_drv_bfm/] - Rev 37

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
37 Timestamp format in the queue = null_16bit + timeStamp1s_48bit + timeStamp1ns_32bit + msgId_4bit + ckSum_12bit + seqId_16bit edn_walter 4572d 16h /ha1588/trunk/sim/top/nic_drv_bfm/
34 Added LGPL file header to all copyrighted files. edn_walter 4574d 13h /ha1588/trunk/sim/top/nic_drv_bfm/
33 Redefined memory map. RTC and TSU now have separate address spans, can be easily divided into to independent modules. edn_walter 4574d 14h /ha1588/trunk/sim/top/nic_drv_bfm/
24 Added test cases for top-level testbench to cover both RTC and TSU. edn_walter 4578d 12h /ha1588/trunk/sim/top/nic_drv_bfm/
21 Added structure for top-level simulation. Systemverilog DPI will be used to emulate the SW operation of PTP application. edn_walter 4580d 07h /ha1588/trunk/sim/top/nic_drv_bfm/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.