OpenCores
URL https://opencores.org/ocsvn/ion/ion/trunk

Subversion Repositories ion

[/] [ion/] [trunk/] [src/] - Rev 35

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
34 default data address moved to 0x80000000
makefiles and readme files updated accordingly
ja_rd 4915d 05h /ion/trunk/src/
33 bin2hdl now can initialize 16-bit wide memories ja_rd 4915d 05h /ion/trunk/src/
29 opcode test updated:
supports CP0 cause register and traps in delay slots
tests that traps abort next instruction in all cases
ja_rd 4917d 03h /ion/trunk/src/
26 changes in simulation test benches:
Simulation length now configurable from the python script
Console output logged to file, not to modelsim's window
ja_rd 4917d 08h /ion/trunk/src/
25 opcode test:
HO and LO registers tested along with mul/div and not separately
ja_rd 4917d 08h /ion/trunk/src/
24 changes in simulation test benches:
Simulation length now configurable from the python script
Console output logged to file, not to modelsim's window
ja_rd 4917d 08h /ion/trunk/src/
17 dual-ram-block test bench template updated for new mult module ja_rd 4918d 18h /ion/trunk/src/
14 Opcode test now has mul/div tests enabled by default ja_rd 4918d 18h /ion/trunk/src/
13 single-ram-block test bench template updated for new mult module ja_rd 4918d 18h /ion/trunk/src/
9 Trap handling now works as in the MIPS specs:
EPC points to victim instruction (break/syscall)
Opcode test modified accordingly
ja_rd 4919d 20h /ion/trunk/src/
4 New test for BREAK: abortion of load and jump
Added comment to readme file
ja_rd 4919d 22h /ion/trunk/src/
2 First commit (includes 'hello' demo) ja_rd 4920d 08h /ion/trunk/src/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.