OpenCores
URL https://opencores.org/ocsvn/ion/ion/trunk

Subversion Repositories ion

[/] [ion/] [trunk/] [vhdl/] - Rev 158

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
158 removed file from TB directory which was committed by mistake ja_rd 4771d 11h /ion/trunk/vhdl/
157 Bug fix in the missing coprocesor exception.
The CPU was triggering a privilege exception for the mtc0 that went into user mode.
Logging HDL updated
ja_rd 4772d 21h /ion/trunk/vhdl/
153 Added R3000 compatible support for kernel/user state:
- Implemented KU/IE plus KUp/IEp and KUo/IEo status bits
- Updated startup and test code to account for changes
- Implemented bit DID NOT TEST rfe instruction (not used in code)
- Access to CP0 in user mode triggers 'CpU' trap
- Updated software simulator

Besides, the logging of HI/LO register changes has been temporarily disabled, there's an unfixed bug in it.
ja_rd 4773d 06h /ion/trunk/vhdl/
152 Added R3000 compatible support for kernel/user state:
- Implemented KU/IE plus KUp/IEp and KUo/IEo status bits
- Updated startup and test code to account for changes
- Implemented bit DID NOT TEST rfe instruction (not used in code)
- Access to CP0 in user mode triggers 'CpU' trap
- Updated software simulator

Besides, the logging of HI/LO register changes has been temporarily disabled, there's an unfixed bug in it.
ja_rd 4773d 06h /ion/trunk/vhdl/
151 BUG FIX: major bugs fixed in cache module
1.- sram address was wrong (leftover from previous version)
2.- writes to unmapped areas were blocking the cache
3.- Sequence SW,LW produced a RAW data hazard in some cases
ja_rd 4773d 06h /ion/trunk/vhdl/
145 MAJOR UPDATE: first version of D-Cache ja_rd 4775d 20h /ion/trunk/vhdl/
141 BUG FIX in cache: cpu stall logic was missing key case
2nd SW in a (cached) row was not being stalled
ja_rd 4777d 10h /ion/trunk/vhdl/
140 BUG FIX in cpu: MTCx was using Rs as source instead of Rt
BUG FIX in cpu: cached sequences of S* were failing, byte_we logic was wrong
ja_rd 4777d 10h /ion/trunk/vhdl/
139 updated simulation & synthesis pre-generated entities
('hello' code sample)
ja_rd 4778d 04h /ion/trunk/vhdl/
138 updated simulation & synthesis pre-generated entities
('hello' code sample)
ja_rd 4778d 04h /ion/trunk/vhdl/
136 Added debug output to synthesizable MPU template, and connected debug signals to LEDs ja_rd 4778d 04h /ion/trunk/vhdl/
134 Added 'unmapped access' flag to CPU core, meant for debug mostly.
Eventually this flag will trigger an interrupt.
ja_rd 4778d 04h /ion/trunk/vhdl/
133 First draft of the SDRAM controller
(Still unused in the code working base)
ja_rd 4781d 01h /ion/trunk/vhdl/
132 Fixed bug in stall logic
(stall for back-to-back SW instructions was wrong)
ja_rd 4781d 02h /ion/trunk/vhdl/
129 updated pregenerated demo ('hello') ja_rd 4781d 02h /ion/trunk/vhdl/
128 updated precompiled simulation testbench ja_rd 4781d 02h /ion/trunk/vhdl/
126 added SDRAM verilog simulation model ja_rd 4781d 02h /ion/trunk/vhdl/
121 CPU code reorganized a bit
No new logic, just a few swapped lines and new comments
ja_rd 4827d 02h /ion/trunk/vhdl/
120 Updated main package with lots of wait states for all areas ja_rd 4836d 04h /ion/trunk/vhdl/
119 Updated pre-generated simulation and synthesis demos ja_rd 4836d 04h /ion/trunk/vhdl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.