OpenCores
URL https://opencores.org/ocsvn/ion/ion/trunk

Subversion Repositories ion

[/] [ion/] [trunk/] [vhdl/] [tb/] - Rev 182

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
158 removed file from TB directory which was committed by mistake ja_rd 4777d 18h /ion/trunk/vhdl/tb/
157 Bug fix in the missing coprocesor exception.
The CPU was triggering a privilege exception for the mtc0 that went into user mode.
Logging HDL updated
ja_rd 4779d 03h /ion/trunk/vhdl/tb/
152 Added R3000 compatible support for kernel/user state:
- Implemented KU/IE plus KUp/IEp and KUo/IEo status bits
- Updated startup and test code to account for changes
- Implemented bit DID NOT TEST rfe instruction (not used in code)
- Access to CP0 in user mode triggers 'CpU' trap
- Updated software simulator

Besides, the logging of HI/LO register changes has been temporarily disabled, there's an unfixed bug in it.
ja_rd 4779d 13h /ion/trunk/vhdl/tb/
139 updated simulation & synthesis pre-generated entities
('hello' code sample)
ja_rd 4784d 11h /ion/trunk/vhdl/tb/
138 updated simulation & synthesis pre-generated entities
('hello' code sample)
ja_rd 4784d 11h /ion/trunk/vhdl/tb/
128 updated precompiled simulation testbench ja_rd 4787d 09h /ion/trunk/vhdl/tb/
126 added SDRAM verilog simulation model ja_rd 4787d 09h /ion/trunk/vhdl/tb/
119 Updated pre-generated simulation and synthesis demos ja_rd 4842d 11h /ion/trunk/vhdl/tb/
112 Updated simulation package for compatibility to new cache ja_rd 4842d 16h /ion/trunk/vhdl/tb/
98 CPU rd and wr data address buses unified ja_rd 4875d 16h /ion/trunk/vhdl/tb/
96 CPU rd and wr data address buses unified ja_rd 4875d 16h /ion/trunk/vhdl/tb/
94 Pregenerated demo 'hello' files updated ja_rd 4886d 12h /ion/trunk/vhdl/tb/
84 Added 'trigger address' for file logging to both the
vhdl TB and the python script
ja_rd 4886d 12h /ion/trunk/vhdl/tb/
76 Adapted pregenerated vhdl files to latest changes ja_rd 4896d 10h /ion/trunk/vhdl/tb/
74 Fixed (harmless) error in simulation template 2 ja_rd 4896d 14h /ion/trunk/vhdl/tb/
68 Updated pre-generated vhdl files ja_rd 4897d 02h /ion/trunk/vhdl/tb/
60 Forgot to upload new TB package!!
Without this, simulations don't work...
ja_rd 4897d 03h /ion/trunk/vhdl/tb/
47 Pre-generated simulation test benches updated ja_rd 4899d 08h /ion/trunk/vhdl/tb/
42 Added cache stub module, plus related test bench ja_rd 4903d 11h /ion/trunk/vhdl/tb/
36 pre-generated simulation test bench TB1 updated
for compatibility to other changes
ja_rd 4903d 12h /ion/trunk/vhdl/tb/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.