OpenCores
URL https://opencores.org/ocsvn/mips32r1/mips32r1/trunk

Subversion Repositories mips32r1

[/] [mips32r1/] [trunk/] [Hardware/] [XUPV5-LX110T_SoC/] - Rev 11

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
11 SoC project files updated to include divide module. ayersg 4256d 02h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
10 Added hardware divide support. Thanks to Neil Russell for contributing the divide module. ayersg 4256d 03h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
9 Minor code cleanup, changed default BE bit in CP0. ayersg 4256d 03h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
8 Added information for regenerating the BRAM core for the SoC. ayersg 4265d 21h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
7 Corrected functionality of Jal. ayersg 4265d 22h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
6 ayersg 4279d 20h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
5 Added a howto for getting started. ayersg 4281d 00h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
4 Added a howto for getting started. ayersg 4281d 00h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
3 Made whitespace consistent in all Verilog files. ayersg 4283d 02h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/
2 Initial release ayersg 4283d 13h /mips32r1/trunk/Hardware/XUPV5-LX110T_SoC/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.