OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [tags/] [Release_1.3/] [rtl/] [vhdl/] - Rev 84

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
79 Tag for version 1.3 (with new ram style JonasDC 4086d 23h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
77 found fault in code, now synthesizes normally JonasDC 4092d 20h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
75 made rw_address a vector of a fixed width JonasDC 4095d 07h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
74 removed C_NR_OP and C_NR_M from the generic of mod_sim_exp_core and made them contstants, because currently no other values than 4 an 2 resp. are supported/can be implemented. JonasDC 4098d 03h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
73 updated plb interface, mem_style and device generics added JonasDC 4099d 02h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
69 big update, the mod_sim_exp core now has a selectable ram structure. a generic ram that should be usable in any fpga, a asymmetric ram that is usable for some devices of altera or xilinx and uses less resources. JonasDC 4100d 03h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
67 added memory modules for modulus and operands for FPGA's that support asymmetric memory inferring. JonasDC 4100d 06h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
66 added asymmetric ram structures to support a more performant ramstyle.
defined for xilinx and altera, not tested with other tools.
JonasDC 4100d 06h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
65 updated plb interface, now modulus is selectable and, fifo depth is adjustable.
updated makefile with new sources and update component in package
JonasDC 4107d 22h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
63 now using a generic description of the ram for the memory. the core now should synthesize for al fpga's, no device specific code anymore. tested and synthesizes for altera and xilinx JonasDC 4108d 03h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
62 not used anymore JonasDC 4108d 06h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
61 updated comments, added optional altera constraint JonasDC 4108d 06h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
60 generic version of the fifo, not device specific anymore, uses dpram_generic
updated comments of RAM templates.
JonasDC 4110d 20h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
59 added templates that correctly infer RAM, for dual port en true dual port RAM
added general functions file, (used in the two RAM templates)
JonasDC 4110d 21h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
55 updated resource usage in comments JonasDC 4114d 20h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
54 generic fifo design: correctrly inferred by xilinx and altera JonasDC 4114d 20h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
53 correctly inferred ram for altera dual port ram JonasDC 4115d 03h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
52 correct inferring of blockram, no additional resources. JonasDC 4115d 03h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
51 true dual port ram for xilinx JonasDC 4115d 04h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/
50 added folder for ram descriptions
added experimental simple dual port ram implementation for xilinx
JonasDC 4115d 04h /mod_sim_exp/tags/Release_1.3/rtl/vhdl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.