OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] - Rev 186

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 Merged the interrupt override logic into the case structure, simplifying how interrupts are processed. jshamlet 1575d 21h /open8_urisc/trunk/
185 1) Fixed an apparently long-standing bug where the interrupt bit wasn't being cleared after an RTI
2) Modified the program counter logic to be simpler. It now always increments, and states control the increment using the offset field. A new set of constants was added to replace the old states.
3) Modified the ALU to always use Operand1 instead of ALU_Ctrl.Data (and removed the field in the record). A new ALU command, ALU_GMSK, was added, as it was the only instruction to set the .Data field to something other than Operand1 (Int_Mask)
4) Modified the package file so that flag names match what the assembler calls them. FL_Z is now PSR_Z, FL_GP1 is now PSR_GP4, etc.
5) Cleaned up the comments and code formatting
jshamlet 1576d 00h /open8_urisc/trunk/
184 More file/entity renaming to match private versions. jshamlet 1577d 23h /open8_urisc/trunk/
183 Renamed core to o8_cpu to match new naming scheme jshamlet 1578d 00h /open8_urisc/trunk/
182 Simplified the address generation logic at the expense of making LDX take one additional clock cycle. This allowed the address logic to be split out of the main state machine and simplified (greatly). During this process, a bug in SDO was found and fixed that caused it to return through the wrong pipe fill state wnen auto increment was disabled. jshamlet 1578d 00h /open8_urisc/trunk/
181 Altered the RSP instruction to allow the stack pointed to either be restored from registers or stored to registers based on the status of a processor bit. Also modified LDX to simplify the address logic. jshamlet 1578d 20h /open8_urisc/trunk/
180 Added additional Open8 compatible modules jshamlet 1583d 00h /open8_urisc/trunk/
179 Replacing files accidentally deleted during check-in jshamlet 1592d 20h /open8_urisc/trunk/
178 Adding Open8 toolset for pure assembly jshamlet 1592d 20h /open8_urisc/trunk/
177 Fixed comments in RTC module jshamlet 2903d 00h /open8_urisc/trunk/
176 Fixed documentation errors,
Modified uSec_Tick such that it is always generated regardless of the interval.
jshamlet 2907d 22h /open8_urisc/trunk/
175 Added 4 and 8-bit LCD interfaces with backlight and contrast DACs jshamlet 2908d 03h /open8_urisc/trunk/
174 Added ROM/RAM wrappers jshamlet 3102d 21h /open8_urisc/trunk/
173 Added a couple of useful interfaces for detecting button presses and clock changes. jshamlet 3102d 22h /open8_urisc/trunk/
172 General code cleanup jshamlet 3102d 22h /open8_urisc/trunk/
171 Fixed comments for offsets 0x0 - 0x3 to indicate the read value jshamlet 3102d 22h /open8_urisc/trunk/
170 Added 24-bit resolution epoch timer / alarm clock jshamlet 3102d 22h /open8_urisc/trunk/
169 Corrected issue with CMP and SBC generating an inverted carry flag and added new constants to the package file to simplify interfacing new modules. jshamlet 3157d 23h /open8_urisc/trunk/
168 Simplified write data path logic,
Converted RTC to packed BCD,
Corrected several bugs in real time clock component,
jshamlet 3936d 19h /open8_urisc/trunk/
167 Updated CPU model; Pipelined ALU control signals to improve fMAX, corrected issue with interrupt controller priority not being obeyed, fixed bug in auto-indexing instructions where the upper register wasn't being properly incremented, cleaned up code to make the processor model easier to follow.
Added several useful modules that use the Open8 bus.
jshamlet 3944d 17h /open8_urisc/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.