OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] - Rev 278

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
278 Flattened the SDLC interface to fewer files and eliminated the package file. jshamlet 1280d 02h /open8_urisc/trunk/
277 Fixed documentation errors related to flags. The UPP ALU instruction only alters the C flag, not the Z or N flags. This implies that using indexed loads or stores with auto post-increment will potentially alter the C flag. jshamlet 1280d 08h /open8_urisc/trunk/
276 More comment fixes jshamlet 1315d 04h /open8_urisc/trunk/
275 Fixed a minor comment error. jshamlet 1316d 22h /open8_urisc/trunk/
274 Updated comments with more corrections jshamlet 1317d 05h /open8_urisc/trunk/
273 Updated comments with corrections jshamlet 1317d 07h /open8_urisc/trunk/
272 Updated the HTML documentation to reflect the removed generic. jshamlet 1327d 06h /open8_urisc/trunk/
271 Removed deleted generic define. jshamlet 1327d 07h /open8_urisc/trunk/
270 Moved CPU internal constants to o8_cpu.vhd and replace the generic that set the RSP direction flag with a constant instead. This removes the need to expose internal architectural flags externally.

Also added a hard-coded version register that takes a major and minor value as bytes using generics. This is a read-only register to the CPU.
jshamlet 1327d 07h /open8_urisc/trunk/
269 Modified the write data path to use separate enumerated states rather than reuse the .reg field to improve performance. jshamlet 1329d 20h /open8_urisc/trunk/
268 Added a 16-input external interrupt manager and dedicated SPI tx-only transmitter (for use with DACs, etc.). Also updated the soft-DACs with cleaned up HDL. jshamlet 1329d 21h /open8_urisc/trunk/
267 Corrected the file description to indicate this is an example package. jshamlet 1329d 21h /open8_urisc/trunk/
266 Accidentally uploaded incorrect example file for Open8_cfg.vhd jshamlet 1329d 21h /open8_urisc/trunk/
265 Fixed a bug where "reg" wasn't being initialized with Poly_Init at reset. jshamlet 1422d 06h /open8_urisc/trunk/
264 Updated comments jshamlet 1432d 03h /open8_urisc/trunk/
263 Fixed a very old bug in the CPU core where autoincrements weren't affecting the upper register in the pair, causing it to loop around the lower 256 bytes. This only affected LDX/LDO, as the proper ALU signals were being generated in STO/STX and UPP. Wow, that bug has been in there for AGES.

Also separated the SDLC TX and RX interrupts so that they could be handled separately.
jshamlet 1432d 03h /open8_urisc/trunk/
262 Added comments to LCD controllers - specifically that reading either register 0 or 1 will return the ready status. This code was already present, but not mentioned in the register map. jshamlet 1441d 07h /open8_urisc/trunk/
261 Increased delay timer to 7 bits for button press detection. jshamlet 1448d 06h /open8_urisc/trunk/
260 Added missing comments for Sequential_Interrupts generic, as well as comments explaining portions of the CPU operations. jshamlet 1461d 06h /open8_urisc/trunk/
259 Fixed issue where Write_Fault wasn't defaulting to '0' when Write_Protect was set to FALSE,
Added a pulse interval measurement entity,
Fixed comments.
jshamlet 1461d 07h /open8_urisc/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.