OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] - Rev 128

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
128 Fixed CALL x(SR) bug (see Bugtracker http://opencores.org/bug,view,2111 ) olivier.girard 4636d 08h /openmsp430/
127 update changelog... olivier.girard 4672d 07h /openmsp430/
126 Remove freewrap642 directory.
Tools users now have to install TCL/TK instead.
olivier.girard 4672d 07h /openmsp430/
125 update changelog... olivier.girard 4686d 11h /openmsp430/
124 Improved gdbproxy robustness.
Create a workaround to prevent GDB from freezing when single-stepping on a LPMx or a "JMP $-0" instruction.
olivier.girard 4686d 22h /openmsp430/
123 update changelog... olivier.girard 4708d 09h /openmsp430/
122 Add coverage report generation (NCVERILOG only)
Add support for the ISIM Xilinx simulator.
olivier.girard 4708d 09h /openmsp430/
121 Add a new FPGA example for the LX9 Microboard from Avnet.
Many thanks to Ricardo Ribalda Delgado for his contribution on this one :-)
olivier.girard 4780d 09h /openmsp430/
120 update tools changelog... olivier.girard 4811d 16h /openmsp430/
119 Slight improvement of the gdbproxy to improve the support of the EMBSYSREGVIEW Eclipse plugin. olivier.girard 4811d 17h /openmsp430/
118 Changelog update (move to modified BSD license). olivier.girard 4812d 10h /openmsp430/
117 To facilitate commercial adoption of the openMSP430, the core has moved to a modified BSD license. olivier.girard 4812d 10h /openmsp430/
116 Update documentation to reflect the latest core updates. olivier.girard 4828d 10h /openmsp430/
115 Add linker script example. olivier.girard 4837d 10h /openmsp430/
114 Improved the VerifyCPU_ID procedure. olivier.girard 4840d 09h /openmsp430/
113 Created ChangeLog files... olivier.girard 4841d 09h /openmsp430/
112 Modified comment. olivier.girard 4845d 09h /openmsp430/
111 Re-organized the "openMSP430_defines.v" file.
Re-defined the CPU_ID register of the debug interface (in particular to support custom user versioning).
Added RTL configuration possibility to expand the peripheral address space from 512B (0x0000 to 0x0200) to up to 32kB (0x0000 to 0x8000).
As a consequence the per_addr bus width goes from 8 to 14 bits and the peripherals address decoders have been updated accordingly.
olivier.girard 4846d 09h /openmsp430/
110 Rework of the GUI for the software development tools.
Added possibility to give custom information through the omsp_alias.xml file.
olivier.girard 4847d 09h /openmsp430/
109 Update Xilinx FPGA example with the latest openMSP430 core RTL version. olivier.girard 4900d 17h /openmsp430/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.