OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [actel_m1a3pl_dev_kit/] [sim/] [rtl_sim/] [bin/] - Rev 212

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
212 Update all FPGA project examples to support both MSPGCC and TI/RedHat GCC toolchains. olivier.girard 3179d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/
151 Add possibility to configure custom Program, Data and Peripheral memory sizes. olivier.girard 4391d 13h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/
138 Update simulation scripts to support Cygwin out of the box for Windows users. olivier.girard 4482d 00h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/
136 Update all FPGA projects with the latest core version. olivier.girard 4513d 14h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/
98 Added support for VCS verilog simulator.
VPD and TRN waveforms can now be generated.
olivier.girard 4901d 15h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/
94 Thanks to Mihai-Costin Manolescu's contribution, the simulation scripts now support the following simulators:
- Icarus Verilog
- Cver
- Verilog-XL
- NCVerilog
- Modelsim
olivier.girard 4905d 15h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/
80 Create initial version of the Actel FPGA implementation example. olivier.girard 4986d 22h /openmsp430/trunk/fpga/actel_m1a3pl_dev_kit/sim/rtl_sim/bin/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.