OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [sim/] [rtl_sim/] [bin/] - Rev 212

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
212 Update all FPGA project examples to support both MSPGCC and TI/RedHat GCC toolchains. olivier.girard 3141d 11h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
151 Add possibility to configure custom Program, Data and Peripheral memory sizes. olivier.girard 4354d 00h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
138 Update simulation scripts to support Cygwin out of the box for Windows users. olivier.girard 4444d 11h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
136 Update all FPGA projects with the latest core version. olivier.girard 4476d 01h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
98 Added support for VCS verilog simulator.
VPD and TRN waveforms can now be generated.
olivier.girard 4864d 02h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
94 Thanks to Mihai-Costin Manolescu's contribution, the simulation scripts now support the following simulators:
- Icarus Verilog
- Cver
- Verilog-XL
- NCVerilog
- Modelsim
olivier.girard 4868d 02h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
73 Update all bash scripts headers with "#!/bin/bash" instead of "#!/bin/sh".
This will prevent compatibility problems in systems where bash isn't the default shell.
olivier.girard 5073d 03h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
72 Expand configurability options of the program and data memory sizes. olivier.girard 5075d 04h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
37 olivier.girard 5290d 02h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
28 renamed "diligent_s3board" directory to "xilinx_diligent_s3board" olivier.girard 5300d 10h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
26 Xilinx implementation example:
- update the project directory structure.
- make a local copy of the openMSP430 core to make the project self contained.
olivier.girard 5300d 10h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
23 Renamed the "openMSP430.inc" file to "openMSP430_defines.v" & added the "timescale.v" file.
In order to follow the same structure as other OpenCores projects, the timescale and the defines are now included from within the Verilog files (using the `include construct).
olivier.girard 5411d 06h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
16 Updated header with SVN info olivier.girard 5437d 01h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/
2 Upload complete openMSP430 project to the SVN repository olivier.girard 5472d 01h /openmsp430/trunk/fpga/xilinx_diligent_s3board/sim/rtl_sim/bin/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.