OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] - Rev 119

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
119 Updated to clarify exceptions for division and details of multiplication. jeremybennett 5093d 14h /openrisc/
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5093d 23h /openrisc/
117 Updates on l.ff1, l.fl1 and l.maci. jeremybennett 5096d 02h /openrisc/
116 Updated to fix l.maci and add tests for l.mac, l.maci, l.macrc and l.msb. Fixed bugs in the old Or1ksim mul test at the same time. jeremybennett 5096d 02h /openrisc/
115 Added support for l.fl1 and tests for l.ff1 and l.fl1 jeremybennett 5097d 02h /openrisc/
114 l.addic added. Tests of l.add, l.addc, l.addi and l.addic completed. All set overflow correctly, triggering a range exception if the OVE bit is set in the SR. jeremybennett 5097d 03h /openrisc/
113 Updates to exception handling for l.add and l.div jeremybennett 5098d 02h /openrisc/
112 Tidy ups to Ethernet test fixes. new tests for l.add. Fixes so l.add computes overflow correctly, and generates a range exception if the the OVE bit is set in the supervision register. jeremybennett 5098d 02h /openrisc/
111 Changed conditionals for Verilator to "verilator" instead of "VERILATOR". jeremybennett 5098d 07h /openrisc/
110 or1ksim make check should work without a libc in the or32-elf tools julius 5099d 03h /openrisc/
109 or_debug_proxy does signals with signals, just ignores signals julius 5099d 12h /openrisc/
108 Updated to clarify overflow and exceptions for l.add, l.addc, l.addi, l.addic, l.div and l.divu. jeremybennett 5101d 02h /openrisc/
107 New instruction set testing infrastructure. Fix for l.div/li.divu (Bug 1770) and tests for that bug. jeremybennett 5101d 03h /openrisc/
106 Removing old tests, pending addition of new ones. jeremybennett 5101d 03h /openrisc/
105 Tagging the 0.4.0rc1 candidate release of Or1ksim jeremybennett 5104d 10h /openrisc/
104 Candidate release 0.4.0rc4 jeremybennett 5104d 10h /openrisc/
103 Updated to clarify lf.madd.d and lf.madd.s opcodes. jeremybennett 5105d 06h /openrisc/
102 added linux-2.6.34 and uClibc-0.9.31 patch file marcus.erlandsson 5111d 13h /openrisc/
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5113d 04h /openrisc/
100 Single precision FPU stuff for or1ksim julius 5113d 06h /openrisc/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.