Rev |
Log message |
Author |
Age |
Path |
401 |
Fixing find first one (ff1) and find last one (fl1) support in OR1200.
Updated documentation, adding missing l.ff1 and l.fl1 opcodes to supported
instructions table. |
julius |
5100d 05h |
/openrisc/branches/or1200_rel3/ |
364 |
OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.
OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)
OR1200 spec updated to version 0.9, various updates.
OR1200 in ORPSoC and main OR1200 in sync, only difference is defines. |
julius |
5150d 01h |
/openrisc/branches/or1200_rel3/ |
359 |
Removing duplicate OR1200 spec from docs/ path, original in or1200/doc should be used instead, also moving Japanese OR1200 spec to or1200/doc |
julius |
5152d 08h |
/openrisc/branches/or1200_rel3/ |
358 |
OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.
Updated OR1200 in ORPSoCv2 and OR1200 project. |
julius |
5152d 10h |
/openrisc/branches/or1200_rel3/ |
356 |
Added new simple MAC test to ORPSoC test suite:
* orpsocv2/sw/or1200asm/or1200asm-mac.S: Added
Fixed MAC pipeline issue in OR1200
* or1200/rtl/verilog/or1200_mult_mac.v: Made mac_op valid only once per insn.
* orpsocv2/rtl/verilog/components/or1200/or1200_mult_mac.v: ""
* orpsocv2/sw/dhry/dhry.c: Changed final output to be same as ORPmon version
* orpsocv2/sim/bin/Makefile: Added new MAC test to default tests |
julius |
5152d 20h |
/openrisc/branches/or1200_rel3/ |
353 |
OR1200 RTL and ORPSoCv2 update, fixing Verilator build capability.
* or1200/rtl/verilog/or1200_sprs.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_sprs.v: ""
* or1200/rtl/verilog/or1200_ctrl.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_ctrl.v: ""
* or1200/rtl/verilog/or1200_except.v: Verilator public and access comments
* orpsocv2/rtl/verilog/components/or1200/or1200_except.v: ""
* orpsocv2/rtl/verilog/components/wb_ram_b3/wb_ram_b3.v: Some
Verilator related Lint issues fixed.
ORPSoCv2: Removed bus arbiter snooping functions from OrpsocAccess and
updated RAM model hooks for new RAM.
* orpsocv2/bench/sysc/include/Or1200MonitorSC.h: Remove arbiter snooping
* orpsocv2/bench/sysc/src/Or1200MonitorSC.cpp: ""
* orpsocv2/bench/sysc/include/OrpsocAccess.h: Remove arbiter snooping,
change include and classes for new RAM model.
* orpsocv2/bench/sysc/src/OrpsocAccess.cpp: ""
or_debug_proxy - fixing sleep and Windows make issues:
* or_debug_proxy/src/gdb.c: Removed all sleep - still to be fixed properly
* or_debug_proxy/Makefile: Remove VPI file when building on Cygwin (deprecated)
ORPmon play around, various changes to low level files. |
julius |
5154d 04h |
/openrisc/branches/or1200_rel3/ |
352 |
OR1200 RTL DC sensitivity list fix |
julius |
5155d 02h |
/openrisc/branches/or1200_rel3/ |
260 |
Fixed `define in FPU that didnt need to be there |
julius |
5161d 00h |
/openrisc/branches/or1200_rel3/ |
259 |
Fixing or1200_defines FPU module selection defines - They are no longer needed |
julius |
5162d 19h |
/openrisc/branches/or1200_rel3/ |
258 |
Big OR1200 update - FPU, data cache write-back added, spec updated, ODT format doc now main one, default config set to both caches 8K, all integer arithmetic, FPU off |
julius |
5162d 20h |
/openrisc/branches/or1200_rel3/ |
187 |
Or1200 sprs FPU update |
julius |
5213d 00h |
/openrisc/branches/or1200_rel3/ |
186 |
OR1200 RTL FPU fix - RF writeback signal working properly again |
julius |
5213d 03h |
/openrisc/branches/or1200_rel3/ |
185 |
Adding single precision FPU to or1200, initial checkin, not fully tested yet |
julius |
5213d 04h |
/openrisc/branches/or1200_rel3/ |
151 |
OR1200 rel3 (added some files that were not checked-in earlier) |
marcus.erlandsson |
5222d 00h |
/openrisc/branches/or1200_rel3/ |
142 |
added OpenRISC version rel3 |
marcus.erlandsson |
5224d 08h |
/openrisc/branches/or1200_rel3/ |
141 |
added OpenRISC version rel3 |
marcus.erlandsson |
5224d 08h |
/openrisc/branches/or1200_rel3/ |
10 |
or1200 added from or1k subversion repository |
unneback |
5625d 11h |
/openrisc/branches/or1200_rel3/ |