OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.4.0rc1/] [cpu/] - Rev 222

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
105 Tagging the 0.4.0rc1 candidate release of Or1ksim jeremybennett 5112d 05h /openrisc/tags/or1ksim/or1ksim-0.4.0rc1/cpu/
104 Candidate release 0.4.0rc4 jeremybennett 5112d 05h /openrisc/trunk/or1ksim/cpu/
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5120d 23h /openrisc/trunk/or1ksim/cpu/
100 Single precision FPU stuff for or1ksim julius 5121d 02h /openrisc/trunk/or1ksim/cpu/
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5127d 01h /openrisc/trunk/or1ksim/cpu/
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5141d 07h /openrisc/trunk/or1ksim/cpu/
96 Various changes which had not been picked up in earlier commits. jeremybennett 5142d 08h /openrisc/trunk/or1ksim/cpu/
91 Tidy up of some obsolete configuration code. jeremybennett 5154d 21h /openrisc/trunk/or1ksim/cpu/
90 Reorganized to allow tests with both native code (for the library) and OpenRISC code (which requires the target tool chain). jeremybennett 5154d 22h /openrisc/trunk/or1ksim/cpu/
82 Major restructuring of the testbench, now named testsuite to bring it into the main package with its own configuration. Uses DejaGNU and builds using a standard top level "make check".

Incorporate Mark Jarvis's fixes for Mac OS X.
jeremybennett 5155d 22h /openrisc/trunk/or1ksim/cpu/
80 Add missing configuration files to SVN. jeremybennett 5156d 01h /openrisc/trunk/or1ksim/cpu/
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5486d 07h /openrisc/trunk/or1ksim/cpu/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.