OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc3/] - Rev 226

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5126d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
224 Add new library functions and modify existing ones. Change the parameter type enumarations to upper case. New (simplified and corrected) config file parsing. No include files or default sim.cfg. jeremybennett 5126d 10h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
220 Updated library interface to take a full command line (this will break all old code). Added -q/--quiet and --report-memory-errors flags to command line. Fixed all tests to match this. jeremybennett 5133d 02h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
202 Adding executed log in binary format capability to or1ksim julius 5139d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
144 Missing file to fix bug 1797. jeremybennett 5156d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
143 Fix building for Cygwin with GCC 3.4.4 (Bug 1797). Fix breakpoints with instruction cache enabled (Bug 195). jeremybennett 5156d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
134 Updates for stable release 0.4.0 jeremybennett 5164d 10h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
127 New config option to allow l.xori with unsigned operand. jeremybennett 5170d 07h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
124 Overflow handling now in line with architecture manual. Tests added. jeremybennett 5171d 02h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
123 Implementation of l.mfspr and l.mtspr corrected to use bitwise OR rather than addition. Associated tests added. jeremybennett 5171d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
122 Added l.ror and l.rori with associated tests. jeremybennett 5172d 02h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
121 Adds exception handling to l.jalr and l.jr. Adds appropriate tests. jeremybennett 5172d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5173d 00h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
116 Updated to fix l.maci and add tests for l.mac, l.maci, l.macrc and l.msb. Fixed bugs in the old Or1ksim mul test at the same time. jeremybennett 5175d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
115 Added support for l.fl1 and tests for l.ff1 and l.fl1 jeremybennett 5176d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
114 l.addic added. Tests of l.add, l.addc, l.addi and l.addic completed. All set overflow correctly, triggering a range exception if the OVE bit is set in the SR. jeremybennett 5176d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
112 Tidy ups to Ethernet test fixes. new tests for l.add. Fixes so l.add computes overflow correctly, and generates a range exception if the the OVE bit is set in the supervision register. jeremybennett 5177d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
110 or1ksim make check should work without a libc in the or32-elf tools julius 5178d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
107 New instruction set testing infrastructure. Fix for l.div/li.divu (Bug 1770) and tests for that bug. jeremybennett 5180d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/
106 Removing old tests, pending addition of new ones. jeremybennett 5180d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.