OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc3/] [autom4te.cache/] - Rev 436

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
436 Or1ksim ethernet TAP updates. Ethernet test still failing. julius 5003d 15h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
428 or1ksim - adding preliminary PHY emulation to ethernet peripheral. julius 5013d 21h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
418 Or1ksim - adding new option when configuring memories, "exitnops" julius 5022d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
233 New softfloat FPU and testfloat sw for or1ksim julius 5122d 17h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5125d 22h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
202 Adding executed log in binary format capability to or1ksim julius 5139d 01h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
60 Mark Jarvin's patches to support Mac OS X (Snow Leopard). jeremybennett 5345d 01h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5557d 07h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.