OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] - Rev 401

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
401 Fixing find first one (ff1) and find last one (fl1) support in OR1200.

Updated documentation, adding missing l.ff1 and l.fl1 opcodes to supported
instructions table.
julius 4961d 08h /openrisc/trunk/
400 Updates to the linker, GCC, newlib and GDB in preparation for supporting C++. The key changes are that the linker now uses RELA and that GCC may save registers at the bottom of the stack before the frame is allocated or after it is deallocated, so exception handlers/thread primitives should not use the first 130 bytes after the SP. jeremybennett 4961d 08h /openrisc/trunk/
399 Updates to the linker, GCC, newlib and GDB in preparation for supporting C++. The key changes are that the linker now uses RELA and that GCC may save registers at the bottom of the stack before the frame is allocated or after it is deallocated, so exception handlers/thread primitives should not use the first 130 bytes after the SP. jeremybennett 4961d 11h /openrisc/trunk/
398 ORPSoCv2 removing generic backend path - not needed julius 4962d 10h /openrisc/trunk/
397 ORPSoCv2:

doc/ path added, with Texinfo documentation. Still a work in progress.

VPI files updated.

OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.

Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build.
julius 4963d 09h /openrisc/trunk/
396 ORPSoCv2 final software fixes...for now. See updated README julius 4966d 08h /openrisc/trunk/
395 ORPSoCv2 moving ethernet tests to correct place julius 4966d 08h /openrisc/trunk/
394 ORPSoCv2 removing unused directories julius 4966d 08h /openrisc/trunk/
393 ORPSoCv2 software rearrangement in progress. Basic tests should now run again. julius 4966d 08h /openrisc/trunk/
392 ORPSoCv2 software path reorganisation stage 1. julius 4967d 00h /openrisc/trunk/
391 Removing modules no longer needed in ORPSoCv2 julius 4968d 01h /openrisc/trunk/
390 Updated toolchain build scripts to use FTP server on OpenCores.org. julius 4968d 01h /openrisc/trunk/
389 SD-Card boot added (sdboot) to the commands in the load file. DOS-filesystem added to support Fat12-16. Driver for SD-card added, SD and SDHC supported
Currently hardcoded to boot from vmlinux.bin
tac2 4978d 09h /openrisc/trunk/
387 Fixed testing, to always use our DEJAGNU config. jeremybennett 4991d 08h /openrisc/trunk/
386 Updated for release 0.5.0rc2 jeremybennett 4991d 08h /openrisc/trunk/
385 Updates for Or1ksim 0.5.0rc2.

* configure: Regenerated.
* configure.ac: Minor tidy ups. Version changed to 0.5.0rc2.
* debug/rsp-server.c (rsp_query): Simplified handling of
"qTStatus" to indicate we just do not support tracing.
* doc/or1ksim.texi <Configuring the Build>: No longer mandatory to
specify the target.
<Memory Configuration>: Warns about issues with memory controller.
<Memory Controller Configuration>: Warns about issues with memory
controller and advises not to use it.
<Standalone Simulator>: Details for options with arguments updated.
* NEWS: Updated for 0.5.0rc2.
* peripheral/mc.c (mc_poc): Use constant MC_POC_VALID
(mc_index): Ensure value is valid.
* peripheral/mc-defines.h <MC_CE_VALID>: Defined.

* testsuite/test-code-or1k/configure: Regenerated.
* testsuite/test-code-or1k/configure.ac: Handle the case where
target_cpu is not set. Version changed to 0.5.0rc2.
* testsuite/test-code-or1k/support/spr-defs.h <SPR_VR_RES>:
Definition corrected.
jeremybennett 4991d 08h /openrisc/trunk/
383 Adding makeinfo as a required tool to crossbuild-1.0.sh script julius 4992d 12h /openrisc/trunk/
382 New uClibc patch - to be built with 1.0 toolchain julius 4993d 06h /openrisc/trunk/
381 Crossbuild script for 1.0 updated to use new GCC rc2 patch and linux-2.6.35 julius 4993d 06h /openrisc/trunk/
380 Adding new Linux-2.6.35 patch, to be built with new 1.0 toolchain julius 4993d 06h /openrisc/trunk/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.