OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1ksim/] [argtable2/] - Rev 109

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5123d 00h /openrisc/trunk/or1ksim/argtable2/
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5129d 02h /openrisc/trunk/or1ksim/argtable2/
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5143d 08h /openrisc/trunk/or1ksim/argtable2/
96 Various changes which had not been picked up in earlier commits. jeremybennett 5144d 09h /openrisc/trunk/or1ksim/argtable2/
91 Tidy up of some obsolete configuration code. jeremybennett 5156d 22h /openrisc/trunk/or1ksim/argtable2/
90 Reorganized to allow tests with both native code (for the library) and OpenRISC code (which requires the target tool chain). jeremybennett 5156d 23h /openrisc/trunk/or1ksim/argtable2/
82 Major restructuring of the testbench, now named testsuite to bring it into the main package with its own configuration. Uses DejaGNU and builds using a standard top level "make check".

Incorporate Mark Jarvis's fixes for Mac OS X.
jeremybennett 5157d 22h /openrisc/trunk/or1ksim/argtable2/
80 Add missing configuration files to SVN. jeremybennett 5158d 02h /openrisc/trunk/or1ksim/argtable2/
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5488d 08h /openrisc/trunk/or1ksim/argtable2/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.