Rev |
Log message |
Author |
Age |
Path |
673 |
Multiple 64-bit fixes (mostly sign and size of constants). Fix bug #1. |
yannv |
4712d 03h |
/openrisc/trunk/or1ksim/cpu/or32/ |
625 |
Fixed configuration to work with GCC 4.6, added -Werror to avoid GCC 4.6 warning as a temporary fix. Added pic.cfg to EXTRA_DIST. Made tests build with SILENT_RULES if available. |
jeremybennett |
4835d 05h |
/openrisc/trunk/or1ksim/cpu/or32/ |
556 |
or1ksim - added performance counters unit and test for it. |
julius |
4904d 21h |
/openrisc/trunk/or1ksim/cpu/or32/ |
552 |
or1ksim - cpu/ cleanup - remove dynamic execution model WIP, and dlx, or16 targets |
julius |
4906d 06h |
/openrisc/trunk/or1ksim/cpu/or32/ |
538 |
or1ksim updates. spr-def.h updates, Cygwin compile error fixes. |
julius |
4933d 02h |
/openrisc/trunk/or1ksim/cpu/or32/ |
483 |
Updated with new opcodes to generate random numbers and to identify us as Or1ksim. |
jeremybennett |
5030d 07h |
/openrisc/trunk/or1ksim/cpu/or32/ |
472 |
Various changes which improve the quality of the tracing. |
jeremybennett |
5049d 08h |
/openrisc/trunk/or1ksim/cpu/or32/ |
460 |
Merged in changes from Jeremy to Ethernet, updated documentation of tests, added l.nop 8 and l.nop 9 opcodes to turn tracing on and off. Updated documentation to cover l.nop opcodes. |
jeremybennett |
5057d 07h |
/openrisc/trunk/or1ksim/cpu/or32/ |
458 |
or1ksim testsuite updates |
julius |
5058d 11h |
/openrisc/trunk/or1ksim/cpu/or32/ |
457 |
or1ksim - couple of ethernet peripheral updates, fixup of ethernet regression test so all tests pass again. |
julius |
5067d 01h |
/openrisc/trunk/or1ksim/cpu/or32/ |
440 |
Updated documentation to describe new Ethernet usage. |
jeremybennett |
5084d 21h |
/openrisc/trunk/or1ksim/cpu/or32/ |
436 |
Or1ksim ethernet TAP updates. Ethernet test still failing. |
julius |
5093d 16h |
/openrisc/trunk/or1ksim/cpu/or32/ |
432 |
Updates to handle interrupts correctly. |
jeremybennett |
5098d 01h |
/openrisc/trunk/or1ksim/cpu/or32/ |
429 |
or1ksim update - remove debug printfs from eth MDIO emulation function
and fix illegal instruction vector jump for invalid instructions. |
julius |
5101d 01h |
/openrisc/trunk/or1ksim/cpu/or32/ |
428 |
or1ksim - adding preliminary PHY emulation to ethernet peripheral. |
julius |
5103d 21h |
/openrisc/trunk/or1ksim/cpu/or32/ |
420 |
New feature to trace instructions (option --trace). Manual updated to match. |
jeremybennett |
5112d 02h |
/openrisc/trunk/or1ksim/cpu/or32/ |
385 |
Updates for Or1ksim 0.5.0rc2.
* configure: Regenerated.
* configure.ac: Minor tidy ups. Version changed to 0.5.0rc2.
* debug/rsp-server.c (rsp_query): Simplified handling of
"qTStatus" to indicate we just do not support tracing.
* doc/or1ksim.texi <Configuring the Build>: No longer mandatory to
specify the target.
<Memory Configuration>: Warns about issues with memory controller.
<Memory Controller Configuration>: Warns about issues with memory
controller and advises not to use it.
<Standalone Simulator>: Details for options with arguments updated.
* NEWS: Updated for 0.5.0rc2.
* peripheral/mc.c (mc_poc): Use constant MC_POC_VALID
(mc_index): Ensure value is valid.
* peripheral/mc-defines.h <MC_CE_VALID>: Defined.
* testsuite/test-code-or1k/configure: Regenerated.
* testsuite/test-code-or1k/configure.ac: Handle the case where
target_cpu is not set. Version changed to 0.5.0rc2.
* testsuite/test-code-or1k/support/spr-defs.h <SPR_VR_RES>:
Definition corrected. |
jeremybennett |
5152d 03h |
/openrisc/trunk/or1ksim/cpu/or32/ |
346 |
Changes to support Or1ksim 0.5.0rc1
Top level changes:
* config.h.in: Regenerated.
* debug.cfg, rsp.cfg: Deleted.
* doc/or1ksim.texi: Updated for new options and library interface.
* doc/or1ksim.info, doc/version.texi: Regenerated.
* Makefile.am: Added sim.cfg to EXTRA_DIST.
* NEWS: Updated for 0.5.0rc1.
* or1ksim.h <enum or1ksim_rc>: OR1KSIM_RC_OK explicitly zero.
* sim.cfg: Updated for consistency with the user guide.
* sim-config.c (init_defconfig): 50000 as default VAPI port.
(alloc_memory_block): Verbose message of amount allocated.
* configure: Regenerated.
* configure.ac: Version changed to 0.5.0rc1.
Changes in testsuite:
* libsim.tests/int-edge.exp <int-edge simple 1>: Increase time
between interrupts to 2ms.
<int-edge simple 2>: Increase time between interrupts to 2ms.
<int-edge duplicated 1>: Increase time between interrupts to 2ms.
<int-edge duplicated 2>: Increase time between interrupts to 2ms.
Changes in testsuite/test-code-or1k:
* mc-common/except-mc.S: Remove leading underscores from global
symbols.
* except/except.S: Remove leading underscores from global symbols.
* cache/cache-asm.S: Remove leading underscores from global symbols.
* cache/cache.c (jump_and_link): Remove leading underscore from
label.
(jump): Remove leading underscore from label.
(all): Remove leading underscore from global symbol references.
* testfloat/systfloat.S: Remove leading underscores from global
symbols.
* mmu/mmu.c (jump): Remove leading underscore from label.
* mmu/mmu-asm.S: Remove leading underscores from global symbols.
* except-test/except-test.c: Remove leading underscores from
global symbols.
* except-test/except-test-s.S: Remove leading underscores from
global symbols.
* uos/except-or32.S: Remove leading underscores from global
symbols.
* configure: Regenerated.
* configure.ac: Version changed to 0.5.0rc1. |
jeremybennett |
5177d 05h |
/openrisc/trunk/or1ksim/cpu/or32/ |
240 |
or1ksim build fixups for Cygwin copilation |
julius |
5207d 07h |
/openrisc/trunk/or1ksim/cpu/or32/ |
236 |
Terminate execution on NOP_EXIT, even if debugging, add support for RSP qAttached packet, stall in library after single instruction is ST bit is set in SPR DMR1. Fix softfloat to allow compilation with -O0 for debugging.
* configure: Regenerated.
* configure.ac: Version changed to current date. Test for
varargs.h dropped.
* cpu/or32/insnset.c <l_nop>: Terminate execution on NOP_EXIT,
even if debugging.
* debug/rsp-server.c (rsp_query): Added support for qAttached
packet.
* libtoplevel.c (or1ksim_run): Stall after a single instruction if
SPR_DMR1_ST flag is set.
* softfloat/host.h: Make #define of INLINE conditional, to allow
the user to override.
* softfloat/README: Added instructions for non-optimized compilation.
* softfloat/softfloat-macros: Add a conditional #ifndef
NO_SOFTFLOAT_UNUSUED around unused functions. |
jeremybennett |
5211d 00h |
/openrisc/trunk/or1ksim/cpu/or32/ |