OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1ksim/] [testsuite/] [test-code-or1k/] [mc-async/] - Rev 122

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
121 Adds exception handling to l.jalr and l.jr. Adds appropriate tests. jeremybennett 5127d 11h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5128d 08h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
112 Tidy ups to Ethernet test fixes. new tests for l.add. Fixes so l.add computes overflow correctly, and generates a range exception if the the OVE bit is set in the supervision register. jeremybennett 5132d 11h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
110 or1ksim make check should work without a libc in the or32-elf tools julius 5133d 12h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5147d 13h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5153d 14h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5167d 20h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
95 Some tidy ups to the DejaGNU testing.

All Mark Jarvin's fixes for Mac OS X.
jeremybennett 5170d 14h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/
90 Reorganized to allow tests with both native code (for the library) and OpenRISC code (which requires the target tool chain). jeremybennett 5181d 12h /openrisc/trunk/or1ksim/testsuite/test-code-or1k/mc-async/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.