OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [sysc/] [src/] - Rev 57

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
57 ORPSoC execution logs created by event sim and cycle accurate should now be equivalent. Changed some of the rule names in orpsoc main makefile to make all rules use hyphens instead of underscores between words julius 5377d 13h /openrisc/trunk/orpsocv2/bench/sysc/src/
53 Fixed incorrect commandline option for ORPSoC and main makefile setting julius 5416d 13h /openrisc/trunk/orpsocv2/bench/sysc/src/
52 ORPSoC update - ability to dump part or all of SRAM contents at the end of simulation julius 5417d 09h /openrisc/trunk/orpsocv2/bench/sysc/src/
51 ORPSoCv2 updates: cycle accurate profiling, ELF loading julius 5431d 12h /openrisc/trunk/orpsocv2/bench/sysc/src/
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5450d 06h /openrisc/trunk/orpsocv2/bench/sysc/src/
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5501d 16h /openrisc/trunk/orpsocv2/bench/sysc/src/
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5541d 10h /openrisc/trunk/orpsocv2/bench/sysc/src/
6 Checking in ORPSoCv2 julius 5564d 04h /openrisc/trunk/orpsocv2/bench/sysc/src/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.