OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog/] [vpi/] - Rev 69

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5395d 21h /openrisc/trunk/orpsocv2/bench/verilog/vpi/
46 debug interfaces now support byte and non-aligned accesses from gdb julius 5411d 08h /openrisc/trunk/orpsocv2/bench/verilog/vpi/
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5491d 08h /openrisc/trunk/orpsocv2/bench/verilog/vpi/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.