OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [backend/] [par/] - Rev 479

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
479 ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. julius 4962d 05h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/
478 ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. julius 4963d 21h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/
449 ORPSoC - or1200_monitor.v additions enabling new experimental execution checks.

Replace use of "clean-all" with "distclean" as make rule to clean things.
julius 4996d 16h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 5031d 20h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/backend/par/
69 ORPSoC xilinx ml501 board update - added ethernet eupport and software test julius 5294d 07h /par/
67 New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory julius 5297d 02h /par/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.