OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [rtl/] [verilog/] [include/] - Rev 503

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
503 ORPSoC's or1200 defines fix to indicate we don't actually have I/DMMU invalidate registers. julius 4829d 21h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
502 ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default
julius 4832d 01h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
499 ORPSoC OR1200 updates - added l.ext instructions with tests, ammended some MAC bugs, decode stage cleanup julius 4833d 22h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
496 ORPSoC ml501 updates - increased frequency, updated documentation julius 4836d 08h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4867d 10h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
479 ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. julius 4885d 14h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
478 ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. julius 4887d 06h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 4927d 05h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
435 ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality.
julius 4933d 20h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
426 ORPSoC update

Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.

ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued...
julius 4946d 19h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 4955d 05h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 4958d 19h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/rtl/verilog/include/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.