Rev |
Log message |
Author |
Age |
Path |
496 |
ORPSoC ml501 updates - increased frequency, updated documentation |
julius |
4976d 07h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
486 |
ORPSoC updates, mainly software, i2c driver |
julius |
5003d 05h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
485 |
ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 |
julius |
5007d 10h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
480 |
ORPSoC updates - ml501 project cleanups, DDR2 cache bug fixes. |
julius |
5024d 14h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
479 |
ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. |
julius |
5025d 13h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
478 |
ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. |
julius |
5027d 05h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
468 |
ORPSoC update:
Added USER_ELF and USER_VMEM options to reference design simulation scripts.
Changed use of absolute BOARD_PATH variable to simply BOARD relative to board path
ML501's board.h bootrom default now boot from SPI |
julius |
5033d 10h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
439 |
ORPSoC update
Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST
Multiply/divide tests for to run on target.
Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.
Added ability to use ram_wb as internal memory on ML501 design.
Fixed ethernet MAC tests for ML501. |
julius |
5067d 04h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
426 |
ORPSoC update
Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.
ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued... |
julius |
5086d 18h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
415 |
ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash. |
julius |
5095d 04h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
412 |
ORPSoC update - Rearranged Xilinx ML501, simulations working again. |
julius |
5098d 18h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
69 |
ORPSoC xilinx ml501 board update - added ethernet eupport and software test |
julius |
5357d 16h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |
67 |
New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory |
julius |
5360d 10h |
/openrisc/trunk/orpsocv2/boards/xilinx/ml501/sw/ |