OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] - Rev 465

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 4891d 02h /openrisc/trunk/orpsocv2/rtl/
456 ORPSoCv2 or1200 - SPRs module format and comment update. Or1200 monitor Verilog now displays report and exit l.nops to stdout by default. julius 4902d 18h /openrisc/trunk/orpsocv2/rtl/
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 4922d 17h /openrisc/trunk/orpsocv2/rtl/
435 ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality.
julius 4929d 09h /openrisc/trunk/orpsocv2/rtl/
426 ORPSoC update

Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.

ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued...
julius 4942d 08h /openrisc/trunk/orpsocv2/rtl/
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 4950d 18h /openrisc/trunk/orpsocv2/rtl/
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 4954d 08h /openrisc/trunk/orpsocv2/rtl/
411 Improved ethmac testbench and software.

Renamed some OR1200 library functions to be more generic.

Fixed bug with versatile_mem_ctrl for Actel board.

Added ability to simulate gatelevel modules alongside RTL modules
in board build.
julius 4954d 20h /openrisc/trunk/orpsocv2/rtl/
409 ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation.
julius 4955d 19h /openrisc/trunk/orpsocv2/rtl/
408 ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. julius 4956d 08h /openrisc/trunk/orpsocv2/rtl/
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 4957d 13h /openrisc/trunk/orpsocv2/rtl/
397 ORPSoCv2:

doc/ path added, with Texinfo documentation. Still a work in progress.

VPI files updated.

OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.

Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build.
julius 4959d 19h /openrisc/trunk/orpsocv2/rtl/
392 ORPSoCv2 software path reorganisation stage 1. julius 4963d 10h /openrisc/trunk/orpsocv2/rtl/
391 Removing modules no longer needed in ORPSoCv2 julius 4964d 11h /openrisc/trunk/orpsocv2/rtl/
373 ORPSoCv2 software update for compatibility with OR toolchain 1.0 julius 4995d 17h /openrisc/trunk/orpsocv2/rtl/
364 OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.

OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)

OR1200 spec updated to version 0.9, various updates.

OR1200 in ORPSoC and main OR1200 in sync, only difference is defines.
julius 5007d 15h /openrisc/trunk/orpsocv2/rtl/
363 ORPSoC's RTL code fixed to pass linting by Verilator.

ORPSoC's debug interface disabled for now in both RTL and System C top level.

Profiled building of cycle-accurate model now done correctly.
julius 5008d 01h /openrisc/trunk/orpsocv2/rtl/
362 ORPSoCv2 verilator building working again. Board build fixes to follow julius 5009d 10h /openrisc/trunk/orpsocv2/rtl/
361 OPRSoCv2 - adding things left out in last check-in julius 5009d 15h /openrisc/trunk/orpsocv2/rtl/
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5009d 15h /openrisc/trunk/orpsocv2/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.