Rev |
Log message |
Author |
Age |
Path |
679 |
Allow setting the boot address as an external
parameter. If no parameter is used, the value
from OR1200_BOOT_ADR will be used
Signed-off-by: Olof Kindgren <olof@opencores.org>
Acked-by: Julius Baxter <juliusbaxter@gmail.com> |
olof |
4606d 01h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
672 |
ORPSoC: Fix Bug 76 - Incorrect unsigned integer less-than compare with COMP3 option enabled
OR1200 RTL fix and software test added. |
julius |
4684d 21h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
655 |
ORPSoC: add CFI flash controller to ml501, sw driver, tests, app, documentation |
julius |
4735d 23h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
619 |
ORPSoC OR1200 fix and regression test for bug 51.
signed-off Julius Baxter
reviewed by Stefan Kristiansson |
julius |
4816d 22h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
618 |
Remove unused parameter Tp |
olof |
4817d 05h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
570 |
Fix white space in ethmac headers |
olof |
4832d 01h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
547 |
ORPSoC dbg_if fix for slow Wishbone slaves |
julius |
4879d 08h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
546 |
ORPSoC update: Fix WB B3 bursting termination on error in WB B3 RAM model |
julius |
4880d 01h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
545 |
ORPSoC - revert unecessary i2c fix - driver oneliner was all that was needed. |
julius |
4886d 03h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
543 |
i2c_master_slave bug fix for slave, potentially holding SDA low when master wants to send stop. |
julius |
4886d 10h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
537 |
ORPSoC or1200 fix for l.rfe bug, and when multiply is disabled. |
julius |
4902d 21h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
536 |
ORPSoC - removing duplicate ethmac toplevel file. |
julius |
4906d 11h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
530 |
ORPSoC update
Ethernet MAC Wishbone interface fixes
Beginnings of software update.
ML501 backend script fixes for new ISE |
julius |
4915d 10h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
506 |
ORPSoC or1200 interrupt and syscall generation test |
julius |
4941d 04h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
505 |
OR1200 overflow detection fixup
SPIflash program update
or1200 driver library timer improvement |
julius |
4941d 05h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
504 |
ORPSoC ALU update with new comparison configuration option, software test for comparisons and register file comment cleanup |
julius |
4958d 00h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
503 |
ORPSoC's or1200 defines fix to indicate we don't actually have I/DMMU invalidate registers. |
julius |
4958d 20h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
502 |
ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default |
julius |
4961d 01h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
501 |
ORPSoC or1200 mult/mac/divide unit serial arith bug fixed.
ORPSoC or1200 defines now use serial divide by default |
julius |
4962d 01h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |
499 |
ORPSoC OR1200 updates - added l.ext instructions with tests, ammended some MAC bugs, decode stage cleanup |
julius |
4962d 21h |
/openrisc/trunk/orpsocv2/rtl/verilog/ |