OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [include/] - Rev 435

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
435 ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality.
julius 4968d 04h /openrisc/trunk/orpsocv2/rtl/verilog/include/
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 4989d 13h /openrisc/trunk/orpsocv2/rtl/verilog/include/
409 ORPSoC: Renamed eth core to ethmac (correct name), added drivers for it.
Updated ethernet MAC's instantiation in ORDB1A3PE1500 board build.
Updated documentation.
julius 4994d 15h /openrisc/trunk/orpsocv2/rtl/verilog/include/
408 ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. julius 4995d 03h /openrisc/trunk/orpsocv2/rtl/verilog/include/
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 4996d 09h /openrisc/trunk/orpsocv2/rtl/verilog/include/
397 ORPSoCv2:

doc/ path added, with Texinfo documentation. Still a work in progress.

VPI files updated.

OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.

Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build.
julius 4998d 14h /openrisc/trunk/orpsocv2/rtl/verilog/include/
373 ORPSoCv2 software update for compatibility with OR toolchain 1.0 julius 5034d 13h /openrisc/trunk/orpsocv2/rtl/verilog/include/
363 ORPSoC's RTL code fixed to pass linting by Verilator.

ORPSoC's debug interface disabled for now in both RTL and System C top level.

Profiled building of cycle-accurate model now done correctly.
julius 5046d 20h /openrisc/trunk/orpsocv2/rtl/verilog/include/
361 OPRSoCv2 - adding things left out in last check-in julius 5048d 10h /openrisc/trunk/orpsocv2/rtl/verilog/include/
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5048d 10h /openrisc/trunk/orpsocv2/rtl/verilog/include/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.