Rev |
Log message |
Author |
Age |
Path |
505 |
OR1200 overflow detection fixup
SPIflash program update
or1200 driver library timer improvement |
julius |
4910d 13h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
504 |
ORPSoC ALU update with new comparison configuration option, software test for comparisons and register file comment cleanup |
julius |
4927d 09h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
502 |
ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default |
julius |
4930d 09h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
501 |
ORPSoC or1200 mult/mac/divide unit serial arith bug fixed.
ORPSoC or1200 defines now use serial divide by default |
julius |
4931d 10h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
499 |
ORPSoC OR1200 updates - added l.ext instructions with tests, ammended some MAC bugs, decode stage cleanup |
julius |
4932d 06h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
485 |
ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 |
julius |
4965d 19h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
479 |
ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. |
julius |
4983d 22h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
478 |
ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. |
julius |
4985d 14h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
477 |
ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each. |
julius |
4985d 22h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
476 |
ORPSoC updates. Added 16kB cache options to OR1200, now as default on reference design. Cleaned up simulation Makefile more. |
julius |
4986d 15h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
462 |
ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.
RAM models updated. |
julius |
4993d 21h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
456 |
ORPSoCv2 or1200 - SPRs module format and comment update. Or1200 monitor Verilog now displays report and exit l.nops to stdout by default. |
julius |
5005d 14h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
435 |
ORPSoC updates
OR1200 multiply/MAC/division unit update with serial multiply and
divide options. Full divide not synthesizable yet.
New software tests of multiply and divide functionality. |
julius |
5032d 04h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
426 |
ORPSoC update
Reverted back to previous OR1200 instruction cache.
(...which...)
Fixed or1200-except test failure on generic model.
ML501 build not passing or1200-except test. Tried disabling
burst on the bus (memory server doesn't support it yet) to
no avail. To be continued... |
julius |
5045d 03h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
415 |
ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash. |
julius |
5053d 13h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
412 |
ORPSoC update - Rearranged Xilinx ML501, simulations working again. |
julius |
5057d 03h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
411 |
Improved ethmac testbench and software.
Renamed some OR1200 library functions to be more generic.
Fixed bug with versatile_mem_ctrl for Actel board.
Added ability to simulate gatelevel modules alongside RTL modules
in board build. |
julius |
5057d 15h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
403 |
ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. |
julius |
5060d 09h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
364 |
OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.
OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)
OR1200 spec updated to version 0.9, various updates.
OR1200 in ORPSoC and main OR1200 in sync, only difference is defines. |
julius |
5110d 10h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |
363 |
ORPSoC's RTL code fixed to pass linting by Verilator.
ORPSoC's debug interface disabled for now in both RTL and System C top level.
Profiled building of cycle-accurate model now done correctly. |
julius |
5110d 20h |
/openrisc/trunk/orpsocv2/rtl/verilog/or1200/ |