OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [uart16550/] - Rev 363

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
363 ORPSoC's RTL code fixed to pass linting by Verilator.

ORPSoC's debug interface disabled for now in both RTL and System C top level.

Profiled building of cycle-accurate model now done correctly.
julius 5049d 11h /openrisc/trunk/orpsocv2/rtl/verilog/uart16550/
361 OPRSoCv2 - adding things left out in last check-in julius 5051d 01h /openrisc/trunk/orpsocv2/rtl/verilog/uart16550/
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5051d 01h /openrisc/trunk/orpsocv2/rtl/verilog/uart16550/
55 Added modelsim support to makefile. Moved buffer libraries to sensible place. Removed a lot of junk julius 5351d 23h /openrisc/trunk/orpsocv2/rtl/verilog/components/uart16550/
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5465d 09h /openrisc/trunk/orpsocv2/rtl/verilog/components/uart16550/
6 Checking in ORPSoCv2 julius 5527d 22h /openrisc/trunk/orpsocv2/rtl/verilog/components/uart16550/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.